summaryrefslogtreecommitdiff
path: root/src/cpu
diff options
context:
space:
mode:
authorFrankChu <frank_chu@pegatron.corp-partner.google.com>2020-12-09 15:45:08 +0800
committerTim Wawrzynczak <twawrzynczak@chromium.org>2020-12-22 16:08:51 +0000
commit8d3c397285f1afd666ff3192e6686be419d41a66 (patch)
tree896ef51aa47679712980b02836975eee9784cfdc /src/cpu
parentafd5fd6d764170504799d59be9e7ef202a618923 (diff)
mb/google/volteer: Update SPD table for drobit
drobit memory table as follow: value Vendor Part number 0x00 MICRON MT53E512M32D2NP-046 WT:E 0x00 HYNIX H9HCNNNBKMMLXR-NEE 0x01 MICRON MT53E1G32D2NP-046 WT:A 0x02 HYNIX H9HCNNNCPMMLXR-NEE BUG=b:175351914 BRANCH=none TEST=emerge-volteer coreboot Signed-off-by: FrankChu <frank_chu@pegatron.corp-partner.google.com> Change-Id: Icd9439f8449856d4ec6798a4e4310dd139bce05f Reviewed-on: https://review.coreboot.org/c/coreboot/+/48496 Reviewed-by: Zhuohao Lee <zhuohao@chromium.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/cpu')
0 files changed, 0 insertions, 0 deletions