diff options
author | Jamie Chen <jamie.chen@intel.com> | 2019-12-20 17:28:38 +0800 |
---|---|---|
committer | Edward O'Callaghan <quasisec@chromium.org> | 2020-01-08 05:46:16 +0000 |
commit | 3ccae2b7cddde23056b3187f97ecf734473ba704 (patch) | |
tree | 1a12c420e9beb895d946a0211755f2fd4da454ba /src/cpu/ti | |
parent | 6bb9aaf93f40c8852bab933c968d5aef8bb68b32 (diff) |
soc/intel/cannonlake: Add VR config for CML
Add VR config IccMax, DC and AC loadline defaults for CML.
Add cpu_pl2_4_cfg to switch two kinds of VR design.
BUG:b:145094963
BRANCH:none
TEST:build coreboot and fsp with enabled fw_debug.
Flashed to device and checked the log.
All VR configs were set correctly.
Change-Id: I3922bfad5c21dafc64fb05c7d9343b9835b58752
Signed-off-by: Jamie Chen <jamie.chen@intel.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/37874
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Edward O'Callaghan <quasisec@chromium.org>
Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
Reviewed-by: Edward Hill <ecgh@chromium.org>
Diffstat (limited to 'src/cpu/ti')
0 files changed, 0 insertions, 0 deletions