aboutsummaryrefslogtreecommitdiff
path: root/src/cpu/intel/model_2065x/Kconfig
diff options
context:
space:
mode:
authorVladimir Serbinenko <phcoder@gmail.com>2013-11-12 21:59:10 +0100
committerMarc Jones <marc.jones@se-eng.com>2013-11-13 00:38:45 +0100
commitd8cfd23f6ab37ae68366625e144136392384638f (patch)
treec2ce69e57c35dad907d78d84d4eaf8a1063327c8 /src/cpu/intel/model_2065x/Kconfig
parentc5e947ef17d98722d27a67d65a84a28fd5861dbd (diff)
intel/2065x: Use TSC for udelay()
For the ram init of Intel Nehalem ram init we need a udelay implementation. Use common TSC framework for it as Intel Haswell already does. Change-Id: I360a6db1ec1ba32c92698a7d6f6968c93ead5c52 Signed-off-by: Vladimir Serbinenko <phcoder@gmail.com> Reviewed-on: http://review.coreboot.org/4043 Reviewed-by: Aaron Durbin <adurbin@google.com> Tested-by: build bot (Jenkins) Reviewed-by: Marc Jones <marc.jones@se-eng.com>
Diffstat (limited to 'src/cpu/intel/model_2065x/Kconfig')
-rw-r--r--src/cpu/intel/model_2065x/Kconfig3
1 files changed, 2 insertions, 1 deletions
diff --git a/src/cpu/intel/model_2065x/Kconfig b/src/cpu/intel/model_2065x/Kconfig
index 019309d0e8..b0f4e65031 100644
--- a/src/cpu/intel/model_2065x/Kconfig
+++ b/src/cpu/intel/model_2065x/Kconfig
@@ -8,7 +8,8 @@ config CPU_SPECIFIC_OPTIONS
select SMP
select SSE
select SSE2
- select UDELAY_LAPIC
+ select UDELAY_TSC
+ select TSC_CONSTANT_RATE
select SMM_TSEG
select HAVE_INIT_TIMER
select CPU_MICROCODE_IN_CBFS