summaryrefslogtreecommitdiff
path: root/src/arch/riscv/opensbi.c
diff options
context:
space:
mode:
authorSridhar Siricilla <sridhar.siricilla@intel.com>2020-12-04 02:32:21 +0530
committerFurquan Shaikh <furquan@google.com>2020-12-14 18:42:25 +0000
commitd9d711c7f5dda34cdad9f8ee73dc8fead86fc6eb (patch)
treeb8138fcdc381c97cdc11498e070d782b6d2210d8 /src/arch/riscv/opensbi.c
parent551bd92b2b33fb71e74eb8d22db3aea69280a9b7 (diff)
soc/intel/tigerlake: Enable CSE Lite driver for TGL platform in romstage
This patch sets up cse_fw_sync() call in the romstage. The cse_fw_sync() must be called after DRAM initialization. BUG=b:174694480 Test=Verified on Tigerlake platform Signed-off-by: Sridhar Siricilla <sridhar.siricilla@intel.com> Change-Id: Ib485a4d1d15989b162105deb32bb317d7a0f2856 Reviewed-on: https://review.coreboot.org/c/coreboot/+/48281 Reviewed-by: Furquan Shaikh <furquan@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/arch/riscv/opensbi.c')
0 files changed, 0 insertions, 0 deletions