summaryrefslogtreecommitdiff
path: root/COPYING
diff options
context:
space:
mode:
authorSubrata Banik <subratabanik@google.com>2023-03-28 17:44:20 +0530
committerSubrata Banik <subratabanik@google.com>2023-03-29 07:36:18 +0000
commitb0ddae6a5bcaa5e99661a638cd6bda010f9a0477 (patch)
treed68dbdd4403e8fdd12b8374eac149cdc5a608a3b /COPYING
parentb12075876ebd89899fdae232c7e27920bdaca5df (diff)
soc/intel/cmn/crashlog: Add check for zero based SRAM BAR
This patch adds a check for zero based SRAM base address. It will help to avoid running into problems if the SRAM is disabled and the base address register is zero. TEST=Able to build and boot google/marasov with PCH SRAM being disabled. Change-Id: Iebc9dc0d0851d5f83115f966bf3c7aad1eb6bc01 Signed-off-by: Subrata Banik <subratabanik@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/74055 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: Tarun Tuli <taruntuli@google.com> Reviewed-by: Pratikkumar V Prajapati <pratikkumar.v.prajapati@intel.com> Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com>
Diffstat (limited to 'COPYING')
0 files changed, 0 insertions, 0 deletions