diff options
author | Felix Singer <felixsinger@posteo.net> | 2022-12-25 16:25:06 +0100 |
---|---|---|
committer | Elyes Haouas <ehaouas@noos.fr> | 2022-12-26 19:56:04 +0000 |
commit | c87c1abffbeb69af78d08452b194013cf01ee6ee (patch) | |
tree | 378cc9725f7d2e6a9e40b430a057db83b164fb64 | |
parent | 25b717ad841502cf1393ae52ea4efbf2d23683fb (diff) |
tree/acpi: Replace Not(a) with ASL 2.0 syntax
Replace `Not (a)` with `~a`.
Change-Id: I53993fb7b46b3614d18ee001323f17efacbf04c1
Signed-off-by: Felix Singer <felixsinger@posteo.net>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/71513
Reviewed-by: Elyes Haouas <ehaouas@noos.fr>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
-rw-r--r-- | src/ec/google/chromeec/acpi/battery.asl | 2 | ||||
-rw-r--r-- | src/ec/google/chromeec/acpi/ec.asl | 2 | ||||
-rw-r--r-- | src/ec/quanta/it8518/acpi/ec.asl | 2 | ||||
-rw-r--r-- | src/soc/intel/cannonlake/acpi/gpio.asl | 2 |
4 files changed, 4 insertions, 4 deletions
diff --git a/src/ec/google/chromeec/acpi/battery.asl b/src/ec/google/chromeec/acpi/battery.asl index 5e881e54c8..013a5e7c7b 100644 --- a/src/ec/google/chromeec/acpi/battery.asl +++ b/src/ec/google/chromeec/acpi/battery.asl @@ -44,7 +44,7 @@ Method (BSTA, 1, Serialized) Return (Zero) } - If (Not(BTSW (Arg0)) & BTEX) { + If (~BTSW (Arg0) & BTEX) { Local0 = 0x1F } Else { Local0 = 0x0F diff --git a/src/ec/google/chromeec/acpi/ec.asl b/src/ec/google/chromeec/acpi/ec.asl index ce81880051..af594683c7 100644 --- a/src/ec/google/chromeec/acpi/ec.asl +++ b/src/ec/google/chromeec/acpi/ec.asl @@ -630,7 +630,7 @@ Device (EC0) */ Method (UPPC, 1, Serialized) { - USPP &= Not (1 << Arg0) + USPP &= ~(1 << Arg0) } #endif diff --git a/src/ec/quanta/it8518/acpi/ec.asl b/src/ec/quanta/it8518/acpi/ec.asl index 38c579899f..b05b3c7ad0 100644 --- a/src/ec/quanta/it8518/acpi/ec.asl +++ b/src/ec/quanta/it8518/acpi/ec.asl @@ -547,7 +547,7 @@ Device (EC0) \PWRS = ACPW // Initialize LID switch state - \LIDS = NOT(HPLD) + \LIDS = ~HPLD // Enable OS control of fan speed // TODO FCOS = One diff --git a/src/soc/intel/cannonlake/acpi/gpio.asl b/src/soc/intel/cannonlake/acpi/gpio.asl index 5ae7f74668..7c76962d98 100644 --- a/src/soc/intel/cannonlake/acpi/gpio.asl +++ b/src/soc/intel/cannonlake/acpi/gpio.asl @@ -138,7 +138,7 @@ Method (CGPM, 2, Serialized) Local0 = GPID (Arg0) If (Local0 != 0) { /* Mask off current PM bits */ - PCRA (Local0, GPIO_MISCCFG, Not (MISCCFG_GPIO_PM_CONFIG_BITS)) + PCRA (Local0, GPIO_MISCCFG, ~MISCCFG_GPIO_PM_CONFIG_BITS) /* Mask in requested bits */ PCRO (Local0, GPIO_MISCCFG, Arg1 & MISCCFG_GPIO_PM_CONFIG_BITS) } |