aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorLean Sheng Tan <lean.sheng.tan@intel.com>2021-05-30 09:08:35 -0700
committerWerner Zeh <werner.zeh@siemens.com>2021-06-04 03:48:31 +0000
commitc6c54439f8caa9796bd28313469bd740eb671275 (patch)
tree1c63eb1c275543eaaaecbe856cd7836e8a0dd47c
parent9420e2847e6e3559a5e50eb10206f436b4a14a4f (diff)
soc/intel/elkhartlake: Update FSP-S storage related configs
Further add initial Silicon UPD storage settings: - SATA - SD card - eMMC Signed-off-by: Lean Sheng Tan <lean.sheng.tan@intel.com> Change-Id: Id4145fcf156756a610b8a9a705d4ab99fe7b0bf8 Reviewed-on: https://review.coreboot.org/c/coreboot/+/55082 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Werner Zeh <werner.zeh@siemens.com> Reviewed-by: Mario Scheithauer <mario.scheithauer@siemens.com>
-rw-r--r--src/mainboard/intel/elkhartlake_crb/variants/ehlcrb/devicetree.cb12
-rw-r--r--src/soc/intel/elkhartlake/Kconfig4
-rw-r--r--src/soc/intel/elkhartlake/chip.h19
-rw-r--r--src/soc/intel/elkhartlake/fsp_params.c47
4 files changed, 80 insertions, 2 deletions
diff --git a/src/mainboard/intel/elkhartlake_crb/variants/ehlcrb/devicetree.cb b/src/mainboard/intel/elkhartlake_crb/variants/ehlcrb/devicetree.cb
index be2b6c98c7..d6dca6772b 100644
--- a/src/mainboard/intel/elkhartlake_crb/variants/ehlcrb/devicetree.cb
+++ b/src/mainboard/intel/elkhartlake_crb/variants/ehlcrb/devicetree.cb
@@ -70,6 +70,18 @@ chip soc/intel/elkhartlake
register "PcieClkSrcClkReq[4]" = "0x4"
register "PcieClkSrcClkReq[5]" = "0x5"
+ # Storage (SATA/SDCARD/EMMC) related UPDs
+ register "SataSalpSupport" = "1"
+ register "SataPortsEnable[0]" = "1"
+ register "SataPortsEnable[1]" = "1"
+ register "SataPortsDevSlp[0]" = "0"
+ register "SataPortsDevSlp[1]" = "1"
+
+ register "ScsEmmcHs400Enabled" = "1"
+ register "ScsEmmcDdr50Enabled" = "1"
+ register "SdCardPowerEnableActiveHigh" = "1"
+
+ # LPSS Serial IO (I2C/UART/GSPI) related UPDs
register "SerialIoI2cMode" = "{
[PchSerialIoIndexI2C0] = PchSerialIoPci,
[PchSerialIoIndexI2C1] = PchSerialIoDisabled,
diff --git a/src/soc/intel/elkhartlake/Kconfig b/src/soc/intel/elkhartlake/Kconfig
index b55884c5db..a522db5068 100644
--- a/src/soc/intel/elkhartlake/Kconfig
+++ b/src/soc/intel/elkhartlake/Kconfig
@@ -109,6 +109,10 @@ config MAX_ROOT_PORTS
int
default 7
+config MAX_SATA_PORTS
+ int
+ default 2
+
config MAX_PCIE_CLOCK_SRC
int
default 6
diff --git a/src/soc/intel/elkhartlake/chip.h b/src/soc/intel/elkhartlake/chip.h
index ebe14d5a17..f51e723c8d 100644
--- a/src/soc/intel/elkhartlake/chip.h
+++ b/src/soc/intel/elkhartlake/chip.h
@@ -90,8 +90,22 @@ struct soc_intel_elkhartlake_config {
/* SATA related */
uint8_t SataMode;
uint8_t SataSalpSupport;
- uint8_t SataPortsEnable[8];
- uint8_t SataPortsDevSlp[8];
+ uint8_t SataPortsEnable[CONFIG_MAX_SATA_PORTS];
+ uint8_t SataPortsDevSlp[CONFIG_MAX_SATA_PORTS];
+ /*
+ * Enable(0)/Disable(1) SATA Power Optimizer on PCH side.
+ * Default 0. Setting this to 1 disables the SATA Power Optimizer.
+ */
+ uint8_t SataPwrOptimizeDisable;
+ /*
+ * SATA Port Enable Dito Config.
+ * Enable DEVSLP Idle Timeout settings (DmVal, DitoVal).
+ */
+ uint8_t SataPortsEnableDitoConfig[CONFIG_MAX_SATA_PORTS];
+ /* SataPortsDmVal is the DITO multiplier. Default is 15. */
+ uint8_t SataPortsDmVal[CONFIG_MAX_SATA_PORTS];
+ /* SataPortsDitoVal is the DEVSLP Idle Timeout, default is 625ms */
+ uint16_t SataPortsDitoVal[CONFIG_MAX_SATA_PORTS];
/* Audio related */
uint8_t PchHdaDspEnable;
@@ -135,6 +149,7 @@ struct soc_intel_elkhartlake_config {
/* eMMC and SD */
uint8_t ScsEmmcHs400Enabled;
+ uint8_t ScsEmmcDdr50Enabled;
/* Enable if SD Card Power Enable Signal is Active High */
uint8_t SdCardPowerEnableActiveHigh;
diff --git a/src/soc/intel/elkhartlake/fsp_params.c b/src/soc/intel/elkhartlake/fsp_params.c
index 98c939f409..f02d20ec70 100644
--- a/src/soc/intel/elkhartlake/fsp_params.c
+++ b/src/soc/intel/elkhartlake/fsp_params.c
@@ -15,6 +15,13 @@
#include <soc/soc_chip.h>
#include <string.h>
+/* SATA DEVSLP idle timeout default values */
+#define DEF_DMVAL 15
+#define DEF_DITOVAL_MS 625
+
+/* Native function controls pads termination */
+#define GPIO_TERM_NATIVE 0x1F
+
/*
* Chip config parameter PcieRpL1Substates uses (UPD value + 1)
* because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
@@ -231,6 +238,46 @@ void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
params->PcieRpVc1TcMap[i] = 0x60;
}
+ /* SATA config */
+ dev = pcidev_path_on_root(PCH_DEVFN_SATA);
+ params->SataEnable = is_dev_enabled(dev);
+ if (params->SataEnable) {
+ params->SataMode = config->SataMode;
+ params->SataSalpSupport = config->SataSalpSupport;
+ params->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
+
+ for (i = 0; i < CONFIG_MAX_SATA_PORTS; i++) {
+ params->SataPortsEnable[i] = config->SataPortsEnable[i];
+ params->SataPortsDevSlp[i] = config->SataPortsDevSlp[i];
+ if (config->SataPortsEnableDitoConfig[i]) {
+ params->SataPortsDmVal[i] =
+ config->SataPortsDmVal[i] ? : DEF_DMVAL;
+ params->SataPortsDitoVal[i] =
+ config->SataPortsDitoVal[i] ? : DEF_DITOVAL_MS;
+ }
+ }
+ }
+
+ /* SDCard config */
+ dev = pcidev_path_on_root(PCH_DEVFN_SDCARD);
+ params->ScsSdCardEnabled = is_dev_enabled(dev);
+ if (params->ScsSdCardEnabled) {
+ params->SdCardPowerEnableActiveHigh = config->SdCardPowerEnableActiveHigh;
+ params->SdCardGpioCmdPadTermination = GPIO_TERM_NATIVE;
+ params->SdCardGpioDataPadTermination[0] = GPIO_TERM_NATIVE;
+ params->SdCardGpioDataPadTermination[1] = GPIO_TERM_NATIVE;
+ params->SdCardGpioDataPadTermination[2] = GPIO_TERM_NATIVE;
+ params->SdCardGpioDataPadTermination[3] = GPIO_TERM_NATIVE;
+ }
+
+ /* eMMC config */
+ dev = pcidev_path_on_root(PCH_DEVFN_EMMC);
+ params->ScsEmmcEnabled = is_dev_enabled(dev);
+ if (params->ScsEmmcEnabled) {
+ params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
+ params->ScsEmmcDdr50Enabled = config->ScsEmmcDdr50Enabled;
+ }
+
/* Override/Fill FSP Silicon Param for mainboard */
mainboard_silicon_init_params(params);
}