summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorShuo Liu <shuo.liu@intel.com>2024-06-19 06:48:45 +0800
committerLean Sheng Tan <sheng.tan@9elements.com>2024-06-28 11:27:41 +0000
commit2eb9d5ed62d3c3a4484c686af12d29a390ccf963 (patch)
tree103455b274fda0d467be62b3401fcb27c9a9445f
parent0a6f5188e80d888529e2067d02add19f65cb013c (diff)
soc/intel/xeon_sp: Reserve MMIO for Gen1 SoC
For Gen1 SoCs, the range starting from the end of VTd BAR to the end of 32-bit domain MMIO resource window is reserved for unknown devices. Get them reserved. TEST=Build and boot on intel/archercity CRB Change-Id: Ie133fe3173ce9696769c7247bd2524c7b21b1cf8 Signed-off-by: Shuo Liu <shuo.liu@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/83136 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de>
-rw-r--r--src/soc/intel/xeon_sp/chip_gen1.c8
-rw-r--r--src/soc/intel/xeon_sp/spr/ioat.c21
2 files changed, 26 insertions, 3 deletions
diff --git a/src/soc/intel/xeon_sp/chip_gen1.c b/src/soc/intel/xeon_sp/chip_gen1.c
index 117de9ca00..a68c764662 100644
--- a/src/soc/intel/xeon_sp/chip_gen1.c
+++ b/src/soc/intel/xeon_sp/chip_gen1.c
@@ -7,6 +7,7 @@
#include <device/pci_ids.h>
#include <soc/pci_devs.h>
#include <intelblocks/acpi.h>
+#include <intelblocks/vtd.h>
#include <soc/acpi.h>
#include <soc/chip_common.h>
#include <soc/soc_util.h>
@@ -54,6 +55,13 @@ static void iio_pci_domain_read_resources(struct device *dev)
if (sr->PciResourceMem64Base < sr->PciResourceMem64Limit)
domain_mem_window_from_to(dev, index++,
sr->PciResourceMem64Base, sr->PciResourceMem64Limit + 1);
+
+ /* Declare domain reserved MMIO */
+ uint64_t reserved_mmio = sr->VtdBarAddress + vtd_probe_bar_size(pcidev_on_root(0, 0));
+ if ((reserved_mmio >= sr->PciResourceMem32Base) &&
+ (reserved_mmio <= sr->PciResourceMem32Limit))
+ mmio_range(dev, index++, reserved_mmio,
+ sr->PciResourceMem32Limit - reserved_mmio + 1);
}
/*
diff --git a/src/soc/intel/xeon_sp/spr/ioat.c b/src/soc/intel/xeon_sp/spr/ioat.c
index a0babee5fe..ac968d1f48 100644
--- a/src/soc/intel/xeon_sp/spr/ioat.c
+++ b/src/soc/intel/xeon_sp/spr/ioat.c
@@ -8,6 +8,7 @@
#include <defs_iio.h>
#include <hob_iiouds.h>
#include <intelblocks/acpi.h>
+#include <intelblocks/vtd.h>
#include <soc/acpi.h>
#include <IioPcieConfigUpd.h>
@@ -29,7 +30,7 @@ static struct device_operations ioat_domain_ops = {
#endif
};
-static void create_ioat_domain(const union xeon_domain_path dp, struct bus *const upstream,
+static struct device *const create_ioat_domain(const union xeon_domain_path dp, struct bus *const upstream,
const unsigned int bus_base, const unsigned int bus_limit,
const resource_t mem32_base, const resource_t mem32_limit,
const resource_t mem64_base, const resource_t mem64_limit,
@@ -66,6 +67,8 @@ static void create_ioat_domain(const union xeon_domain_path dp, struct bus *cons
if (mem64_base <= mem64_limit)
domain_mem_window_from_to(domain, index++, mem64_base, mem64_limit + 1);
+
+ return domain;
}
void create_ioat_domains(const union xeon_domain_path path,
@@ -130,6 +133,18 @@ void create_ioat_domains(const union xeon_domain_path path,
mem64_limit = sr->PciResourceMem64Limit;
bus_base = sr->BusBase;
bus_limit = bus_base;
- create_ioat_domain(path, bus, bus_base, bus_limit, sr->PciResourceMem32Base, sr->PciResourceMem32Limit,
- mem64_base, mem64_limit, DOMAIN_TYPE_DINO, pci_segment_group);
+ struct device *const dev = create_ioat_domain(path, bus, bus_base, bus_limit,
+ sr->PciResourceMem32Base, sr->PciResourceMem32Limit,
+ mem64_base, mem64_limit, DOMAIN_TYPE_DINO, pci_segment_group);
+
+ /* Declare domain reserved MMIO */
+ uint64_t reserved_mmio = sr->VtdBarAddress + vtd_probe_bar_size(pcidev_on_root(0, 0));
+ if ((reserved_mmio >= sr->PciResourceMem32Base) &&
+ (reserved_mmio <= sr->PciResourceMem32Limit)) {
+ int index = 0;
+ for (struct resource *res = dev->resource_list; res; res = res->next)
+ index++;
+ mmio_range(dev, index, reserved_mmio,
+ sr->PciResourceMem32Limit - reserved_mmio + 1);
+ }
}