diff options
author | Shunqian Zheng <zhengsq@rock-chips.com> | 2016-04-13 21:34:12 +0800 |
---|---|---|
committer | Patrick Georgi <pgeorgi@google.com> | 2016-05-09 08:40:17 +0200 |
commit | 2d3570adfccff517916192eceef278214b194384 (patch) | |
tree | e9c097ca778a92945127ab19805fc1255b113c68 | |
parent | 212eb1679502f6fae23b269f138c963a645cfe01 (diff) |
rockchip: rk3399: add simplest sdram to fix compiling error
This patch is only to make building happy, the real sdram driver
comes later.
BRANCH=none
BUG=none
TEST=emerge-kevin coreboot
Change-Id: I4123c3a6627d7264c615fefbb89e16c4dfb9a423
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Original-Commit-Id: 5b992a7895a72c83f57228d3abd1ae37d55e7e7b
Original-Change-Id: Ie340877e828ae760169ccfa9a7099e7472d2fc26
Original-Signed-off-by: Shunqian Zheng <zhengsq@rock-chips.com>
Original-Reviewed-on: https://chromium-review.googlesource.com/338944
Original-Commit-Ready: Vadim Bendebury <vbendeb@chromium.org>
Original-Tested-by: Vadim Bendebury <vbendeb@chromium.org>
Original-Reviewed-by: Vadim Bendebury <vbendeb@chromium.org>
Reviewed-on: https://review.coreboot.org/14703
Tested-by: build bot (Jenkins)
Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
-rw-r--r-- | src/soc/rockchip/rk3399/Makefile.inc | 3 | ||||
-rw-r--r-- | src/soc/rockchip/rk3399/include/soc/sdram.h | 15 | ||||
-rw-r--r-- | src/soc/rockchip/rk3399/sdram.c | 21 |
3 files changed, 33 insertions, 6 deletions
diff --git a/src/soc/rockchip/rk3399/Makefile.inc b/src/soc/rockchip/rk3399/Makefile.inc index 957124e54e..718426b137 100644 --- a/src/soc/rockchip/rk3399/Makefile.inc +++ b/src/soc/rockchip/rk3399/Makefile.inc @@ -26,6 +26,7 @@ bootblock-y += clock.c bootblock-y += timer.c verstage-y += ../common/cbmem.c +verstage-y += sdram.c verstage-y += ../common/spi.c verstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c verstage-y += clock.c @@ -34,6 +35,7 @@ verstage-y += timer.c ################################################################################ romstage-y += ../common/cbmem.c +romstage-y += sdram.c romstage-y += ../common/spi.c romstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c romstage-y += clock.c @@ -43,6 +45,7 @@ romstage-y += romstage.c ################################################################################ ramstage-y += ../common/cbmem.c +ramstage-y += sdram.c ramstage-y += ../common/spi.c ramstage-$(CONFIG_DRIVERS_UART) += ../common/uart.c ramstage-y += clock.c diff --git a/src/soc/rockchip/rk3399/include/soc/sdram.h b/src/soc/rockchip/rk3399/include/soc/sdram.h index 808393ceff..fb5d8cd319 100644 --- a/src/soc/rockchip/rk3399/include/soc/sdram.h +++ b/src/soc/rockchip/rk3399/include/soc/sdram.h @@ -1,7 +1,7 @@ /* * This file is part of the coreboot project. * - * Copyright 2016 Google Inc. + * Copyright 2016 Rockchip Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by @@ -13,8 +13,11 @@ * GNU General Public License for more details. */ -/* dummy until the RAM init implementation passed review */ -static int sdram_size_mb(void) -{ - return 0; -} +#ifndef __SOC_ROCKCHIP_RK3399_SDRAM_H__ +#define __SOC_ROCKCHIP_RK3399_SDRAM_H__ + +#include <stddef.h> + +size_t sdram_size_mb(void); + +#endif diff --git a/src/soc/rockchip/rk3399/sdram.c b/src/soc/rockchip/rk3399/sdram.c new file mode 100644 index 0000000000..00adc9e73f --- /dev/null +++ b/src/soc/rockchip/rk3399/sdram.c @@ -0,0 +1,21 @@ +/* + * This file is part of the coreboot project. + * + * Copyright 2016 Rockchip Inc. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; version 2 of the License. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#include <soc/sdram.h> + +size_t sdram_size_mb(void) +{ + return CONFIG_DRAM_SIZE_MB; +} |