/* $NoKeywords:$ */ /** * @file * * AMD Family_15 Trinity C6 C-state feature support functions. * * Provides the functions necessary to initialize the C6 feature. * * @xrefitem bom "File Content Label" "Release Content" * @e project: AGESA * @e sub-project: CPU/F15/TN * @e \$Revision: 63425 $ @e \$Date: 2011-12-22 11:24:10 -0600 (Thu, 22 Dec 2011) $ * */ /* ****************************************************************************** * * Copyright (c) 2008 - 2012, Advanced Micro Devices, Inc. * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * Neither the name of Advanced Micro Devices, Inc. nor the names of * its contributors may be used to endorse or promote products derived * from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE * DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. ****************************************************************************** */ /*---------------------------------------------------------------------------------------- * M O D U L E S U S E D *---------------------------------------------------------------------------------------- */ #include "AGESA.h" #include "amdlib.h" #include "Ids.h" #include "cpuRegisters.h" #include "cpuFeatures.h" #include "cpuC6State.h" #include "cpuApicUtilities.h" #include "cpuF15PowerMgmt.h" #include "cpuF15TnPowerMgmt.h" #include "cpuEarlyInit.h" #include "cpuServices.h" #include "cpuFamilyTranslation.h" #include "Filecode.h" CODE_GROUP (G3_DXE) RDATA_GROUP (G3_DXE) #define FILECODE PROC_CPU_FAMILY_0X15_TN_F15TNC6STATE_FILECODE /*---------------------------------------------------------------------------------------- * D E F I N I T I O N S A N D M A C R O S *---------------------------------------------------------------------------------------- */ /*---------------------------------------------------------------------------------------- * T Y P E D E F S A N D S T R U C T U R E S *---------------------------------------------------------------------------------------- */ /*---------------------------------------------------------------------------------------- * P R O T O T Y P E S O F L O C A L F U N C T I O N S *---------------------------------------------------------------------------------------- */ VOID F15TnReloadMicrocodePatchAfterMemInit ( IN AMD_CONFIG_PARAMS *StdHeader ); /*---------------------------------------------------------------------------------------- * E X P O R T E D F U N C T I O N S *---------------------------------------------------------------------------------------- */ /*---------------------------------------------------------------------------------------*/ /** * Is C6 supported on this CPU * * @param[in] C6Services Pointer to this CPU's C6 family services. * @param[in] Socket This core's zero-based socket number. * @param[in] PlatformConfig Contains the runtime modifiable feature input data. * @param[in] StdHeader Config Handle for library, services. * * @retval TRUE C6 state is supported. * @retval FALSE C6 state is not supported. * */ BOOLEAN STATIC F15TnIsC6Supported ( IN C6_FAMILY_SERVICES *C6Services, IN UINT32 Socket, IN PLATFORM_CONFIGURATION *PlatformConfig, IN AMD_CONFIG_PARAMS *StdHeader ) { ASSERT (IsFeatureEnabled (CacheFlushOnHalt, PlatformConfig, StdHeader) == TRUE); // Assuming CFOH is always enabled. return (IsFeatureEnabled (IoCstate, PlatformConfig, StdHeader)); } /*---------------------------------------------------------------------------------------*/ /** * Enable C6 on a family 15h CPU. * * @param[in] C6Services Pointer to this CPU's C6 family services. * @param[in] EntryPoint Timepoint designator. * @param[in] PlatformConfig Contains the runtime modifiable feature input data. * @param[in] StdHeader Config Handle for library, services. * * @return AGESA_SUCCESS Always succeeds. * */ AGESA_STATUS STATIC F15TnInitializeC6 ( IN C6_FAMILY_SERVICES *C6Services, IN UINT64 EntryPoint, IN PLATFORM_CONFIGURATION *PlatformConfig, IN AMD_CONFIG_PARAMS *StdHeader ) { PCI_ADDR PciAddress; CSTATE_CTRL1_REGISTER CstateCtrl1; POPUP_PSTATE_REGISTER PopDownPstate; CLK_PWR_TIMING_CTRL2_REGISTER ClkPwrTimingCtrl2; if ((EntryPoint & CPU_FEAT_AFTER_PM_INIT) != 0) { // Initialize F4x118 PciAddress.AddressValue = CSTATE_CTRL1_PCI_ADDR; LibAmdPciRead (AccessWidth32, PciAddress, &CstateCtrl1, StdHeader); // Set C-state Action Field 0 CstateCtrl1.PwrGateEnCstAct0 = 1; CstateCtrl1.PwrOffEnCstAct0 = 1; CstateCtrl1.NbPwrGate0 = 1; CstateCtrl1.NbClkGate0 = 1; CstateCtrl1.SelfRefr0 = 1; CstateCtrl1.CpuPrbEnCstAct0 = 1; // Set C-state Action Field 1 CstateCtrl1.PwrGateEnCstAct1 = 1; CstateCtrl1.PwrOffEnCstAct1 = 1; CstateCtrl1.NbPwrGate1 = 1; CstateCtrl1.NbClkGate1 = 1; CstateCtrl1.SelfRefr1 = 1; CstateCtrl1.CpuPrbEnCstAct1 = 1; LibAmdPciWrite (AccessWidth32, PciAddress, &CstateCtrl1, StdHeader); // Initialize F3xA8[PopDownPstate] = F3xDC[PstateMaxVal] PciAddress.AddressValue = CPTC2_PCI_ADDR; LibAmdPciRead (AccessWidth32, PciAddress, &ClkPwrTimingCtrl2, StdHeader); PciAddress.AddressValue = POPUP_PSTATE_PCI_ADDR; LibAmdPciRead (AccessWidth32, PciAddress, &PopDownPstate, StdHeader); PopDownPstate.PopDownPstate = ClkPwrTimingCtrl2.PstateMaxVal; LibAmdPciWrite (AccessWidth32, PciAddress, &PopDownPstate, StdHeader); } return AGESA_SUCCESS; } /** * Reload microcode patch after memory is initialized. * * @param[in] StdHeader Config Handle for library, services. * */ VOID F15TnReloadMicrocodePatchAfterMemInit ( IN AMD_CONFIG_PARAMS *StdHeader ) { LoadMicrocodePatch (StdHeader); } CONST C6_FAMILY_SERVICES ROMDATA F15TnC6Support = { 0, F15TnIsC6Supported, F15TnInitializeC6, F15TnReloadMicrocodePatchAfterMemInit };