/* * This file is part of the coreboot project. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include #include # void p64h2_pci_parity_enable(void) { uint8_t reg; /* 2SERREN - SERR enable for PCI bridge secondary device */ /* 2PEREN - Parity error for PCI bridge secondary device */ pcibios_read_config_byte(1, ((29 << 3) + (0 << 0)), 0x3e, ®); reg |= ((1 << 1) + (1 << 0)); pcibios_write_config_byte(1, ((29 << 3) + (0 << 0)), 0x3e, reg); /* 2SERREN - SERR enable for PCI bridge secondary device */ /* 2PEREN - Parity error for PCI bridge secondary device */ pcibios_read_config_byte(1, ((31 << 3) + (0 << 0)), 0x3e, ®); reg |= ((1 << 1) + (1 << 0)); pcibios_write_config_byte(1, ((31 << 3) + (0 << 0)), 0x3e, reg); return; }