/* * This file is part of the coreboot project. * * Copyright (C) 2009 coresystems GmbH * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ // Use simple device model for this file even in ramstage #define __SIMPLE_DEVICE__ #include #include #include #include #include pci_devfn_t pci_ehci_dbg_dev(unsigned int hcd_idx) { u32 class; pci_devfn_t dev; #if CONFIG_HAVE_USBDEBUG_OPTIONS if (hcd_idx==2) dev = PCI_DEV(0, 0x1a, 0); else dev = PCI_DEV(0, 0x1d, 0); #else dev = PCI_DEV(0, 0x1d, 7); #endif class = pci_read_config32(dev, PCI_CLASS_REVISION) >> 8; #if CONFIG_HAVE_USBDEBUG_OPTIONS if (class != PCI_EHCI_CLASSCODE) { /* If we enter here before RCBA programming, EHCI function may * appear with the highest function number instead. */ dev |= PCI_DEV(0, 0, 7); class = pci_read_config32(dev, PCI_CLASS_REVISION) >> 8; } #endif if (class != PCI_EHCI_CLASSCODE) return 0; return dev; } /* Required for successful build, but currently empty. */ void pci_ehci_dbg_set_port(pci_devfn_t dev, unsigned int port) { /* Not needed, the ICH* southbridges hardcode physical USB port 1. */ } void pci_ehci_dbg_enable(pci_devfn_t dev, unsigned long base) { /* Bail out. No console to complain in. */ if (!dev) return; /* Set the EHCI BAR address. */ pci_write_config32(dev, EHCI_BAR_INDEX, base); /* Enable access to the EHCI memory space registers. */ pci_write_config8(dev, PCI_COMMAND, PCI_COMMAND_MEMORY); }