/* * This file is part of the coreboot project. * * Copyright (C) 2007-2009 coresystems GmbH * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; version 2 of * the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc. */ /* PCI Interrupt Routing */ Method(_PRT) { If (PICM) { Return (Package() { /* Onboard graphics (IGD) 0:2.0 */ Package() { 0x0002ffff, 0, 0, 16 },/* GFX INTA -> PIRQA (MSI) */ /* XHCI 0:14.0 (ivy only) */ Package() { 0x0014ffff, 0, 0, 19 }, /* High Definition Audio 0:1b.0 */ Package() { 0x001bffff, 0, 0, 16 },/* D27IP_ZIP HDA INTA -> PIRQA (MSI) */ /* PCIe Root Ports 0:1c.x */ Package() { 0x001cffff, 0, 0, 17 },/* D28IP_P1IP PCIe INTA -> PIRQB */ Package() { 0x001cffff, 1, 0, 21 },/* D28IP_P2IP PCIe INTB -> PIRQF */ Package() { 0x001cffff, 2, 0, 19 },/* D28IP_P3IP PCIe INTC -> PIRQD */ Package() { 0x001cffff, 3, 0, 20 },/* D28IP_P3IP PCIe INTD -> PIRQE */ /* EHCI #1 0:1d.0 */ Package() { 0x001dffff, 0, 0, 19 },/* D29IP_E1P EHCI1 INTA -> PIRQD */ /* EHCI #2 0:1a.0 */ Package() { 0x001affff, 0, 0, 21 },/* D26IP_E2P EHCI2 INTA -> PIRQF */ /* LPC devices 0:1f.0 */ Package() { 0x001fffff, 0, 0, 17 }, /* D31IP_SIP SATA INTA -> PIRQB (MSI) */ Package() { 0x001fffff, 1, 0, 23 }, /* D31IP_SMIP SMBUS INTB -> PIRQH */ Package() { 0x001fffff, 2, 0, 16 }, /* D31IP_TTIP THRT INTC -> PIRQA */ Package() { 0x001fffff, 3, 0, 18 }, }) } Else { Return (Package() { /* Onboard graphics (IGD) 0:2.0 */ Package() { 0x0002ffff, 0, \_SB.PCI0.LPCB.LNKA, 0 }, /* XHCI 0:14.0 (ivy only) */ Package() { 0x0014ffff, 0, \_SB.PCI0.LPCB.LNKD, 0 }, /* High Definition Audio 0:1b.0 */ Package() { 0x001bffff, 0, \_SB.PCI0.LPCB.LNKA, 0 }, /* PCIe Root Ports 0:1c.x */ Package() { 0x001cffff, 0, \_SB.PCI0.LPCB.LNKB, 0 }, Package() { 0x001cffff, 1, \_SB.PCI0.LPCB.LNKF, 0 }, Package() { 0x001cffff, 2, \_SB.PCI0.LPCB.LNKD, 0 }, Package() { 0x001cffff, 3, \_SB.PCI0.LPCB.LNKE, 0 }, /* EHCI #1 0:1d.0 */ Package() { 0x001dffff, 0, \_SB.PCI0.LPCB.LNKD, 0 }, /* EHCI #2 0:1a.0 */ Package() { 0x001affff, 0, \_SB.PCI0.LPCB.LNKF, 0 }, /* LPC device 0:1f.0 */ Package() { 0x001fffff, 0, \_SB.PCI0.LPCB.LNKB, 0 }, Package() { 0x001fffff, 1, \_SB.PCI0.LPCB.LNKH, 0 }, Package() { 0x001fffff, 2, \_SB.PCI0.LPCB.LNKA, 0 }, Package() { 0x001fffff, 3, \_SB.PCI0.LPCB.LNKC, 0 }, }) } }