/* * This file is part of the coreboot project. * * Copyright (C) 2010 Advanced Micro Devices, Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include #include #include #include #include #include #include #include "hudson.h" #include "smbus.h" #include "smi.h" #if IS_ENABLED(CONFIG_HUDSON_IMC_FWM) #include "fchec.h" #endif /* Offsets from ACPI_MMIO_BASE * This is defined by AGESA, but we don't include AGESA headers to avoid * polluting the namespace. */ #define PM_MMIO_BASE 0xfed80300 int acpi_get_sleep_type(void) { u16 tmp = inw(ACPI_PM1_CNT_BLK); tmp = ((tmp & (7 << 10)) >> 10); return (int)tmp; } void pm_write8(u8 reg, u8 value) { write8((void *)(PM_MMIO_BASE + reg), value); } u8 pm_read8(u8 reg) { return read8((void *)(PM_MMIO_BASE + reg)); } void pm_write16(u8 reg, u16 value) { write16((void *)(PM_MMIO_BASE + reg), value); } u16 pm_read16(u16 reg) { return read16((void *)(PM_MMIO_BASE + reg)); } void hudson_enable(device_t dev) { printk(BIOS_DEBUG, "hudson_enable()\n"); switch (dev->path.pci.devfn) { case (0x14 << 3) | 7: /* 0:14.7 SD */ if (dev->enabled == 0) { // read the VENDEV ID device_t sd_dev = dev_find_slot( 0, PCI_DEVFN( 0x14, 7)); u32 sd_device_id = pci_read_config32( sd_dev, 0) >> 16; /* turn off the SDHC controller in the PM reg */ u8 reg8; if (sd_device_id == PCI_DEVICE_ID_AMD_HUDSON_SD) { reg8 = pm_read8(0xe7); reg8 &= ~(1 << 0); pm_write8(0xe7, reg8); } else if (sd_device_id == PCI_DEVICE_ID_AMD_YANGTZE_SD) { reg8 = pm_read8(0xe8); reg8 &= ~(1 << 0); pm_write8(0xe8, reg8); } /* remove device 0:14.7 from PCI space */ reg8 = pm_read8(0xd3); reg8 &= ~(1 << 6); pm_write8(0xd3, reg8); } break; default: break; } } static void hudson_init_acpi_ports(void) { /* We use some of these ports in SMM regardless of whether or not * ACPI tables are generated. Enable these ports indiscriminately. */ pm_write16(0x60, ACPI_PM_EVT_BLK); pm_write16(0x62, ACPI_PM1_CNT_BLK); pm_write16(0x64, ACPI_PM_TMR_BLK); pm_write16(0x68, ACPI_GPE0_BLK); /* CpuControl is in \_PR.CP00, 6 bytes */ pm_write16(0x66, ACPI_CPU_CONTROL); if (IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)) { pm_write16(0x6a, ACPI_SMI_CTL_PORT); hudson_enable_acpi_cmd_smi(); } else { pm_write16(0x6a, 0); } /* AcpiDecodeEnable, When set, SB uses the contents of the PM registers * at index 60-6B to decode ACPI I/O address. AcpiSmiEn & SmiCmdEn */ pm_write8(0x74, 1<<0 | 1<<1 | 1<<4 | 1<<2); } static void hudson_init(void *chip_info) { hudson_init_acpi_ports(); } static void hudson_final(void *chip_info) { #if IS_ENABLED(CONFIG_HUDSON_IMC_FWM) agesawrapper_fchecfancontrolservice(); #if !IS_ENABLED(CONFIG_ACPI_ENABLE_THERMAL_ZONE) enable_imc_thermal_zone(); #endif #endif } struct chip_operations southbridge_amd_pi_hudson_ops = { CHIP_NAME("ATI HUDSON") .enable_dev = hudson_enable, .init = hudson_init, .final = hudson_final };