## SPDX-License-Identifier: GPL-2.0-only ifeq ($(CONFIG_CPU_SAMSUNG_EXYNOS5420),y) bootblock-y += spi.c alternate_cbfs.c bootblock-y += bootblock.c bootblock-y += pinmux.c timer.c power.c # Clock is required for UART bootblock-y += clock_init.c bootblock-y += clock.c bootblock-y += uart.c bootblock-y += wakeup.c bootblock-y += gpio.c romstage-y += spi.c alternate_cbfs.c romstage-y += smp.c romstage-y += clock.c romstage-y += clock_init.c romstage-y += pinmux.c # required by s3c24x0_i2c and uart. romstage-y += dmc_common.c romstage-y += dmc_init_ddr3.c romstage-y += power.c romstage-y += timer.c romstage-y += uart.c romstage-y += wakeup.c romstage-y += gpio.c romstage-y += i2c.c #romstage-y += wdt.c romstage-y += cbmem.c romstage-y += trustzone.c ramstage-y += spi.c alternate_cbfs.c ramstage-y += clock.c ramstage-y += clock_init.c ramstage-y += pinmux.c ramstage-y += power.c ramstage-y += uart.c ramstage-y += cpu.c ramstage-y += tmu.c ramstage-y += timer.c ramstage-y += gpio.c ramstage-y += i2c.c ramstage-y += dp.c dp_lowlevel.c fimd.c ramstage-y += usb.c rmodules_$(ARCH-ROMSTAGE-y)-y += timer.c CPPFLAGS_common += -Isrc/soc/samsung/common/include/ CPPFLAGS_common += -Isrc/soc/samsung/exynos5420/include/ $(objcbfs)/bootblock.bin: $(objcbfs)/bootblock.raw.bin @printf " BL1, CKSUM $(subst $(obj)/,,$(@))\n" util/exynos/variable_cksum.py $< $<.cksum cat 3rdparty/blobs/cpu/samsung/exynos5420/bl1.bin $<.cksum > $@ endif