/* SPDX-License-Identifier: GPL-2.0-or-later */ #include #include #include #include #include #include #include #include #include const struct spi_ctrlr_buses spi_ctrlr_bus_map[] = { { .ctrlr = &fast_spi_flash_ctrlr, .bus_start = 0, .bus_end = 0 }, #if !ENV_SMM && CONFIG(SOC_INTEL_COMMON_BLOCK_GSPI) { .ctrlr = &gspi_ctrlr, .bus_start = 1, .bus_end = 1 + (CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX - 1)}, #endif }; const size_t spi_ctrlr_bus_map_count = ARRAY_SIZE(spi_ctrlr_bus_map); static int spi_dev_to_bus(struct device *dev) { return spi_soc_devfn_to_bus(dev->path.pci.devfn); } static struct spi_bus_operations spi_bus_ops = { .dev_to_bus = &spi_dev_to_bus, }; static struct device_operations spi_dev_ops = { .read_resources = pci_dev_read_resources, .set_resources = pci_dev_set_resources, .enable_resources = pci_dev_enable_resources, .scan_bus = scan_generic_bus, .ops_spi_bus = &spi_bus_ops, .ops_pci = &pci_dev_ops_pci, }; static const unsigned short pci_device_ids[] = { PCI_DEVICE_ID_INTEL_SPT_SPI1, PCI_DEVICE_ID_INTEL_SPT_SPI2, PCI_DEVICE_ID_INTEL_SPT_SPI3, PCI_DEVICE_ID_INTEL_APL_SPI0, PCI_DEVICE_ID_INTEL_APL_SPI1, PCI_DEVICE_ID_INTEL_APL_SPI2, PCI_DEVICE_ID_INTEL_APL_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_GLK_SPI0, PCI_DEVICE_ID_INTEL_GLK_SPI1, PCI_DEVICE_ID_INTEL_GLK_SPI2, PCI_DEVICE_ID_INTEL_CNL_SPI0, PCI_DEVICE_ID_INTEL_CNL_SPI1, PCI_DEVICE_ID_INTEL_CNL_SPI2, PCI_DEVICE_ID_INTEL_CNL_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_CNP_H_SPI0, PCI_DEVICE_ID_INTEL_CNP_H_SPI1, PCI_DEVICE_ID_INTEL_CNP_H_SPI2, PCI_DEVICE_ID_INTEL_CNP_H_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_LWB_SPI, PCI_DEVICE_ID_INTEL_LWB_SPI_SUPER, PCI_DEVICE_ID_INTEL_ICP_SPI0, PCI_DEVICE_ID_INTEL_ICP_SPI1, PCI_DEVICE_ID_INTEL_ICP_SPI2, PCI_DEVICE_ID_INTEL_ICP_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_CMP_SPI0, PCI_DEVICE_ID_INTEL_CMP_SPI1, PCI_DEVICE_ID_INTEL_CMP_SPI2, PCI_DEVICE_ID_INTEL_CMP_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_CMP_H_SPI0, PCI_DEVICE_ID_INTEL_CMP_H_SPI1, PCI_DEVICE_ID_INTEL_CMP_H_SPI2, PCI_DEVICE_ID_INTEL_CMP_H_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_TGP_SPI0, PCI_DEVICE_ID_INTEL_TGP_GSPI0, PCI_DEVICE_ID_INTEL_TGP_GSPI1, PCI_DEVICE_ID_INTEL_TGP_GSPI2, PCI_DEVICE_ID_INTEL_TGP_GSPI3, PCI_DEVICE_ID_INTEL_TGP_GSPI4, PCI_DEVICE_ID_INTEL_TGP_GSPI5, PCI_DEVICE_ID_INTEL_TGP_GSPI6, PCI_DEVICE_ID_INTEL_TGP_H_SPI0, PCI_DEVICE_ID_INTEL_TGP_H_GSPI0, PCI_DEVICE_ID_INTEL_TGP_H_GSPI1, PCI_DEVICE_ID_INTEL_TGP_H_GSPI2, PCI_DEVICE_ID_INTEL_TGP_H_GSPI3, PCI_DEVICE_ID_INTEL_MCC_SPI0, PCI_DEVICE_ID_INTEL_MCC_GSPI0, PCI_DEVICE_ID_INTEL_MCC_GSPI1, PCI_DEVICE_ID_INTEL_MCC_GSPI2, PCI_DEVICE_ID_INTEL_JSP_SPI0, PCI_DEVICE_ID_INTEL_JSP_SPI1, PCI_DEVICE_ID_INTEL_JSP_SPI2, PCI_DEVICE_ID_INTEL_JSP_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_ADP_P_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_ADP_S_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_ADP_M_HWSEQ_SPI, PCI_DEVICE_ID_INTEL_ADP_P_SPI0, PCI_DEVICE_ID_INTEL_ADP_P_SPI1, PCI_DEVICE_ID_INTEL_ADP_P_SPI2, PCI_DEVICE_ID_INTEL_ADP_P_SPI3, PCI_DEVICE_ID_INTEL_ADP_P_SPI4, PCI_DEVICE_ID_INTEL_ADP_P_SPI5, PCI_DEVICE_ID_INTEL_ADP_P_SPI6, PCI_DEVICE_ID_INTEL_ADP_S_SPI0, PCI_DEVICE_ID_INTEL_ADP_S_SPI1, PCI_DEVICE_ID_INTEL_ADP_S_SPI2, PCI_DEVICE_ID_INTEL_ADP_S_SPI3, PCI_DEVICE_ID_INTEL_ADP_S_SPI4, PCI_DEVICE_ID_INTEL_ADP_S_SPI5, PCI_DEVICE_ID_INTEL_ADP_S_SPI6, PCI_DEVICE_ID_INTEL_ADP_M_SPI0, PCI_DEVICE_ID_INTEL_ADP_M_SPI1, PCI_DEVICE_ID_INTEL_ADP_M_SPI2, PCI_DEVICE_ID_INTEL_SPR_HWSEQ_SPI, 0 }; static const struct pci_driver pch_spi __pci_driver = { .ops = &spi_dev_ops, .vendor = PCI_VENDOR_ID_INTEL, .devices = pci_device_ids, };