/* SPDX-License-Identifier: GPL-2.0-only */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include "chip.h" /* * As per the BWG, Chapter 5.9.1. "PCH BIOS component will reserve * certain memory range as reserved range for BIOS usage. * For this SOC, the range will be from 0FC800000h till FE7FFFFFh" */ static const struct lpc_mmio_range cnl_lpc_fixed_mmio_ranges[] = { { PCH_PRESERVED_BASE_ADDRESS, PCH_PRESERVED_BASE_SIZE }, { 0, 0 } }; const struct lpc_mmio_range *soc_get_fixed_mmio_ranges() { return cnl_lpc_fixed_mmio_ranges; } void soc_get_gen_io_dec_range(uint32_t *gen_io_dec) { const config_t *config = config_of_soc(); gen_io_dec[0] = config->gen1_dec; gen_io_dec[1] = config->gen2_dec; gen_io_dec[2] = config->gen3_dec; gen_io_dec[3] = config->gen4_dec; } void soc_setup_dmi_pcr_io_dec(uint32_t *gen_io_dec) { /* Mirror these same settings in DMI PCR */ pcr_write32(PID_DMI, PCR_DMI_LPCLGIR1, gen_io_dec[0]); pcr_write32(PID_DMI, PCR_DMI_LPCLGIR2, gen_io_dec[1]); pcr_write32(PID_DMI, PCR_DMI_LPCLGIR3, gen_io_dec[2]); pcr_write32(PID_DMI, PCR_DMI_LPCLGIR4, gen_io_dec[3]); } uint8_t get_pch_series(void) { uint16_t lpc_did_hi_byte; uint8_t pch_series = PCH_UNKNOWN_SERIES; /* * Fetch upper 8 bits on LPC device ID to determine PCH type * Adding 1 to the offset to fetch upper 8 bits */ lpc_did_hi_byte = pci_read_config8(PCH_DEV_LPC, PCI_DEVICE_ID + 1); switch (lpc_did_hi_byte) { case 0x9D: /* CNL-LP */ case 0x02: /* CML-LP */ pch_series = PCH_LP; break; case 0xA3: /* CFL-H */ case 0x06: /* CML-H */ pch_series = PCH_H; break; default: break; } return pch_series; } #if ENV_RAMSTAGE static void soc_mirror_dmi_pcr_io_dec(void) { uint32_t io_dec_arr[] = { pci_read_config32(PCH_DEV_LPC, LPC_GEN1_DEC), pci_read_config32(PCH_DEV_LPC, LPC_GEN2_DEC), pci_read_config32(PCH_DEV_LPC, LPC_GEN3_DEC), pci_read_config32(PCH_DEV_LPC, LPC_GEN4_DEC), }; /* Mirror these same settings in DMI PCR */ soc_setup_dmi_pcr_io_dec(&io_dec_arr[0]); } void lpc_soc_init(struct device *dev) { const config_t *config = dev->chip_info; /* Legacy initialization */ isa_dma_init(); pch_misc_init(); /* Enable CLKRUN_EN for power gating LPC */ lpc_enable_pci_clk_cntl(); /* Set LPC Serial IRQ mode */ lpc_set_serirq_mode(config->serirq_mode); /* Interrupt configuration */ pch_enable_ioapic(); pch_pirq_init(); setup_i8259(); i8259_configure_irq_trigger(9, 1); soc_mirror_dmi_pcr_io_dec(); } /* Fill up LPC IO resource structure inside SoC directory */ void pch_lpc_soc_fill_io_resources(struct device *dev) { /* * PMC pci device gets hidden from PCI bus due to Silicon * policy hence bind ACPI BASE aka ABASE (offset 0x20) with * LPC IO resources to ensure that ABASE falls under PCI reserved * IO memory range. * * Note: Don't add any more resource with same offset 0x20 * under this device space. */ pch_lpc_add_new_resource(dev, PCI_BASE_ADDRESS_4, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED); } #endif