/* SPDX-License-Identifier: GPL-2.0-only */ #include #include #include #include #include #include #include #include #include #include #include "chip.h" #define DPTC_TOTAL_UPDATE_PARAMS 4 struct dptc_input { uint16_t size; struct alib_dptc_param params[DPTC_TOTAL_UPDATE_PARAMS]; } __packed; #define DPTC_INPUTS(_thermctllmit, _sustained, _fast, _slow) \ { \ .size = sizeof(struct dptc_input), \ .params = { \ { \ .id = ALIB_DPTC_THERMAL_CONTROL_LIMIT_ID, \ .value = _thermctllmit, \ }, \ { \ .id = ALIB_DPTC_SUSTAINED_POWER_LIMIT_ID, \ .value = _sustained, \ }, \ { \ .id = ALIB_DPTC_FAST_PPT_LIMIT_ID, \ .value = _fast, \ }, \ { \ .id = ALIB_DPTC_SLOW_PPT_LIMIT_ID, \ .value = _slow, \ }, \ }, \ } static void acipgen_dptci(void) { const struct soc_amd_picasso_config *config = config_of_soc(); /* Normal mode DPTC values. */ struct dptc_input default_input = DPTC_INPUTS(config->thermctl_limit_degreeC, config->sustained_power_limit_mW, config->fast_ppt_limit_mW, config->slow_ppt_limit_mW); acpigen_write_alib_dptc_default((uint8_t *)&default_input, sizeof(default_input)); /* Tablet Mode */ struct dptc_input tablet_mode_input = DPTC_INPUTS( config->thermctl_limit_tablet_mode_degreeC, config->sustained_power_limit_tablet_mode_mW, config->fast_ppt_limit_tablet_mode_mW, config->slow_ppt_limit_tablet_mode_mW); acpigen_write_alib_dptc_tablet((uint8_t *)&tablet_mode_input, sizeof(tablet_mode_input)); } static void root_complex_fill_ssdt(const struct device *device) { if (CONFIG(SOC_AMD_COMMON_BLOCK_ACPI_DPTC)) acipgen_dptci(); } static const char *gnb_acpi_name(const struct device *dev) { return "GNB"; } struct device_operations picasso_root_complex_operations = { /* The root complex has no PCI BARs implemented, so there's no need to call pci_dev_read_resources for it */ .read_resources = noop_read_resources, .set_resources = noop_set_resources, .enable_resources = pci_dev_enable_resources, .acpi_name = gnb_acpi_name, .acpi_fill_ssdt = root_complex_fill_ssdt, }; uint32_t get_iohc_misc_smn_base(struct device *domain) { return SMN_IOHC_MISC_BASE_13B1; } static const struct non_pci_mmio_reg non_pci_mmio[] = { { 0x2e0, 0xfffffff00000ull, 1 * MiB, NON_PCI_RES_IDX_AUTO }, { 0x2e8, 0xfffffff00000ull, 1 * MiB, NON_PCI_RES_IDX_AUTO }, /* The hardware has a 256 byte alignment requirement for the IOAPIC MMIO base, but we tell the FSP to configure a 4k-aligned base address and this is reported as 4 KiB resource. */ { 0x2f0, 0xffffffffff00ull, 4 * KiB, IOMMU_IOAPIC_IDX }, { 0x2f8, 0xfffffff00000ull, 1 * MiB, NON_PCI_RES_IDX_AUTO }, { 0x300, 0xfffffff00000ull, 1 * MiB, NON_PCI_RES_IDX_AUTO }, { 0x308, 0xfffffffff000ull, 4 * KiB, NON_PCI_RES_IDX_AUTO }, { 0x318, 0xfffffff80000ull, 512 * KiB, NON_PCI_RES_IDX_AUTO }, }; const struct non_pci_mmio_reg *get_iohc_non_pci_mmio_regs(size_t *count) { *count = ARRAY_SIZE(non_pci_mmio); return non_pci_mmio; } signed int get_iohc_fabric_id(struct device *domain) { switch (domain->path.domain.domain) { case 0: return IOMS0_FABRIC_ID; default: return -1; } }