## ## This file is part of the coreboot project. ## ## Copyright (C) 2007-2009 coresystems GmbH ## Copyright (C) 2015 Damien Zammit ## ## This program is free software; you can redistribute it and/or modify ## it under the terms of the GNU General Public License as published by ## the Free Software Foundation; version 2 of the License. ## ## This program is distributed in the hope that it will be useful, ## but WITHOUT ANY WARRANTY; without even the implied warranty of ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the ## GNU General Public License for more details. ## config NORTHBRIDGE_INTEL_PINEVIEW bool if NORTHBRIDGE_INTEL_PINEVIEW config NORTHBRIDGE_SPECIFIC_OPTIONS # dummy def_bool y select HAVE_DEBUG_RAM_SETUP select LAPIC_MONOTONIC_TIMER select VGA select MAINBOARD_HAS_NATIVE_VGA_INIT select HAVE_VGA_TEXT_FRAMEBUFFER if MAINBOARD_DO_NATIVE_VGA_INIT select INTEL_EDID if MAINBOARD_DO_NATIVE_VGA_INIT select INTEL_GMA_ACPI select POSTCAR_STAGE select PARALLEL_MP select C_ENVIRONMENT_BOOTBLOCK config BOOTBLOCK_NORTHBRIDGE_INIT string default "northbridge/intel/pineview/bootblock.c" config VGA_BIOS_ID string default "8086,a001" config MMCONF_BASE_ADDRESS hex default 0xe0000000 config SMM_RESERVED_SIZE hex default 0x80000 endif