/* SPDX-License-Identifier: GPL-2.0-only */ /* DefinitionBlock Statement */ #include DefinitionBlock ( "dsdt.aml", "DSDT", ACPI_DSDT_REV_2, OEM_ID, ACPI_TABLE_CREATOR, 0x00010001 /* OEM Revision */ ) { /* Start of ASL file */ #include #include /* Include global debug methods if needed */ /* PCI IRQ mapping for the Southbridge */ #include /* Describe the processor tree (\_SB) */ #include /* Describe the supported Sleep States for this Southbridge */ #include /* Describe the Sleep Methods (WAK, PTS, GTS, etc.) for this platform */ #include "acpi/sleep.asl" Scope(\_SB) { /* global utility methods expected within the \_SB scope */ #include /* Describe IRQ Routing mapping for this platform (within the \_SB scope) */ #include "acpi/routing.asl" Device(PCI0) { /* Describe the AMD Northbridge */ #include /* Describe the AMD Fusion Controller Hub Southbridge */ #include } /* Describe PCI INT[A-H] for the Southbridge */ #include /* Describe USB for the Southbridge */ #include } /* End Scope(_SB) */ /* Describe SMBUS for the Southbridge */ #include /* Define the General Purpose Events for the platform */ #include "acpi/gpe.asl" /* Define the Thermal zones and methods for the platform */ #include "acpi/thermal.asl" /* Define the System Indicators for the platform */ #include "acpi/si.asl" } /* End of ASL file */