chip soc/intel/skylake register "SataPortsEnable" = "{ [0] = 1, [1] = 1, [2] = 1, }" # Enable deep Sx states register "deep_s5_enable_ac" = "1" register "deep_s5_enable_dc" = "1" # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f register "gen2_dec" = "0x000c0201" # VR Settings Configuration for 4 Domains #+----------------+-------+-------+-------+-------+ #| Domain/Setting | SA | IA | GTUS | GTS | #+----------------+-------+-------+-------+-------+ #| Psi1Threshold | 20A | 20A | 20A | 20A | #| Psi2Threshold | 5A | 5A | 5A | 5A | #| Psi3Threshold | 1A | 1A | 1A | 1A | #| Psi3Enable | 1 | 1 | 1 | 1 | #| Psi4Enable | 1 | 1 | 1 | 1 | #| ImonSlope | 0 | 0 | 0 | 0 | #| ImonOffset | 0 | 0 | 0 | 0 | #| IccMax | Auto | Auto | Auto | Auto | #| VrVoltageLimit*| 0 | 0 | 0 | 0 | #+----------------+-------+-------+-------+-------+ #* VrVoltageLimit command not sent. register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ .vr_config_enable = 1, .psi1threshold = VR_CFG_AMP(20), .psi2threshold = VR_CFG_AMP(5), .psi3threshold = VR_CFG_AMP(1), .psi3enable = 1, .psi4enable = 1, .imon_slope = 0, .imon_offset = 0, .icc_max = 0, .voltage_limit = 0 }" register "domain_vr_config[VR_IA_CORE]" = "{ .vr_config_enable = 1, .psi1threshold = VR_CFG_AMP(20), .psi2threshold = VR_CFG_AMP(5), .psi3threshold = VR_CFG_AMP(1), .psi3enable = 1, .psi4enable = 1, .imon_slope = 0, .imon_offset = 0, .icc_max = 0, .voltage_limit = 0 }" register "domain_vr_config[VR_GT_UNSLICED]" = "{ .vr_config_enable = 1, .psi1threshold = VR_CFG_AMP(20), .psi2threshold = VR_CFG_AMP(5), .psi3threshold = VR_CFG_AMP(1), .psi3enable = 1, .psi4enable = 1, .imon_slope = 0, .imon_offset = 0, .icc_max = 0, .voltage_limit = 0 }" register "domain_vr_config[VR_GT_SLICED]" = "{ .vr_config_enable = 1, .psi1threshold = VR_CFG_AMP(20), .psi2threshold = VR_CFG_AMP(5), .psi3threshold = VR_CFG_AMP(1), .psi3enable = 1, .psi4enable = 1, .imon_slope = 0, .imon_offset = 0, .icc_max = 0, .voltage_limit = 0 }" # Enable Root ports. register "PcieRpEnable[2]" = "1" register "PcieRpEnable[3]" = "1" register "PcieRpEnable[4]" = "1" register "PcieRpEnable[5]" = "1" register "PcieRpEnable[8]" = "1" # Enable CLKREQ# register "PcieRpClkReqSupport[2]" = "1" register "PcieRpClkReqSupport[3]" = "1" register "PcieRpClkReqSupport[4]" = "1" register "PcieRpClkReqSupport[5]" = "1" register "PcieRpClkReqSupport[8]" = "1" # RP 3 uses SRCCLKREQ5# register "PcieRpClkReqNumber[2]" = "5" register "PcieRpClkReqNumber[3]" = "2" register "PcieRpClkReqNumber[4]" = "3" register "PcieRpClkReqNumber[5]" = "4" register "PcieRpClkReqNumber[8]" = "1" # RP 3 uses CLK SRC 5# register "PcieRpClkSrcNumber[2]" = "5" # RP 4 uses CLK SRC 2# register "PcieRpClkSrcNumber[3]" = "2" # RP 5 uses CLK SRC 3# register "PcieRpClkSrcNumber[4]" = "3" # RP 6 uses CLK SRC 4# register "PcieRpClkSrcNumber[5]" = "4" # RP 9 uses CLK SRC 1# register "PcieRpClkSrcNumber[8]" = "1" register "usb2_ports" = "{ [0] = USB2_PORT_MAX(OC0), /* TYPE-A Port */ [1] = USB2_PORT_MAX(OC2), /* TYPE-A Port */ [2] = USB2_PORT_MAX(OC_SKIP), /* Bluetooth */ [4] = USB2_PORT_MAX(OC1), /* Type-A Port */ [5] = USB2_PORT_MAX(OC_SKIP), /* TYPE-A Port */ [6] = USB2_PORT_MAX(OC2), /* TYPE-A Port */ [7] = USB2_PORT_MAX(OC2), /* TYPE-A Port */ [8] = USB2_PORT_MAX(OC_SKIP), /* TYPE-A Port */ [9] = USB2_PORT_MAX(OC_SKIP), /* TYPE-A Port */ [10] = USB2_PORT_MAX(OC_SKIP), /* TYPE-A Port */ [11] = USB2_PORT_MAX(OC_SKIP), /* TYPE-A Port */ }" register "usb3_ports" = "{ [0] = USB3_PORT_DEFAULT(OC0), /* TYPE-A Port */ [1] = USB3_PORT_DEFAULT(OC_SKIP), /* TYPE-A Port */ [2] = USB3_PORT_DEFAULT(OC_SKIP), /* TYPE-A Port */ [3] = USB3_PORT_DEFAULT(OC1), /* TYPE-A Port */ [4] = USB3_PORT_DEFAULT(OC2), /* TYPE-A Port */ [5] = USB3_PORT_DEFAULT(OC_SKIP), /* TYPE-A Port */ }" register "SerialIoDevMode" = "{ [PchSerialIoIndexI2C0] = PchSerialIoPci, [PchSerialIoIndexI2C1] = PchSerialIoPci, [PchSerialIoIndexI2C2] = PchSerialIoDisabled, [PchSerialIoIndexI2C3] = PchSerialIoDisabled, [PchSerialIoIndexI2C4] = PchSerialIoPci, [PchSerialIoIndexI2C5] = PchSerialIoDisabled, [PchSerialIoIndexSpi0] = PchSerialIoDisabled, [PchSerialIoIndexSpi1] = PchSerialIoDisabled, [PchSerialIoIndexUart0] = PchSerialIoPci, [PchSerialIoIndexUart1] = PchSerialIoDisabled, [PchSerialIoIndexUart2] = PchSerialIoSkipInit, }" # Use default SD card detect GPIO configuration register "sdcard_cd_gpio" = "GPP_G5" device cpu_cluster 0 on end device domain 0 on device ref i2c2 off end device ref i2c3 off end device ref sata on end device ref pcie_rp3 on end device ref pcie_rp4 on end device ref pcie_rp5 on end device ref pcie_rp6 on end device ref lpc_espi on chip drivers/pc80/tpm device pnp 0c31.0 on end end end end end