/* * This file is part of the coreboot project. * * Copyright 2016 Google Inc. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include DefinitionBlock( "dsdt.aml", "DSDT", 0x05, // DSDT revision: ACPI v5.0 "COREv4", // OEM id "COREBOOT", // OEM table id 0x20110725 // OEM revision ) { /* global NVS and variables */ #include /* CPU */ #include Scope (\_SB) { Device (PCI0) { #include #include #include } } /* Chrome OS specific */ #include /* Chipset specific sleep states */ #include /* LID and Power button. */ Scope (\_SB) { Device (LID0) { Name (_HID, EisaId ("PNP0C0D")) Method (_LID, 0) { Return (\_SB.PCI0.LPCB.EC0.LIDS) } Name (_PRW, Package () { GPE_EC_WAKE, 0x3 }) } Device (PWRB) { Name (_HID, EisaId ("PNP0C0C")) } } /* Chrome OS Embedded Controller */ Scope (\_SB.PCI0.LPCB) { /* ACPI code for EC SuperIO functions */ #include /* ACPI code for EC functions */ #include } /* Dynamic Platform Thermal Framework */ Scope (\_SB) { /* Per board variant specific definitions. */ #include /* Include soc specific DPTF changes */ #include /* Include common dptf ASL files */ #include } }