/* SPDX-License-Identifier: GPL-2.0-only */ #include #include #include static const struct pad_config gpio_table[] = { /* A16 : SD_OC_ODL */ PAD_CFG_GPI(GPP_A16, NONE, DEEP), /* A18 : LAN_PE_ISOLATE_ODL */ PAD_CFG_GPO(GPP_A18, 1, DEEP), /* A19 : Not connected */ PAD_NC(GPP_A19, NONE), /* A20 : Not connected */ PAD_NC(GPP_A20, NONE), /* A23 : M2_WLAN_INT_ODL */ PAD_CFG_GPI_APIC(GPP_A23, NONE, PLTRST, LEVEL, INVERT), /* B5 : LAN_CLKREQ_ODL */ PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), /* B6 : M2_SSD_CLKREQ_ODL */ PAD_CFG_NF(GPP_B6, NONE, DEEP, NF1), /* B7 : M2_TPU0_CLKREQ_ODL */ PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1), /* B8 : CLK_PCIE_REQ3 (not connected) */ PAD_NC(GPP_B8, NONE), /* B9 : M2_TPU1_CLKREQ_ODL */ PAD_CFG_NF(GPP_B9, NONE, DEEP, NF1), /* B10 : M2_WLAN_CLKREQ_ODL */ PAD_CFG_NF(GPP_B10, NONE, DEEP, NF1), /* C0 : SMBCLK */ PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), /* C1 : SMBDATA */ PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), /* C3 : PCH_MBCLK1_R (i350) */ PAD_CFG_NF(GPP_C3, NONE, DEEP, NF1), /* C4 : PCH_MBDAT1_R (i350) */ PAD_CFG_NF(GPP_C4, NONE, DEEP, NF1), /* C6: M2_WLAN_WAKE_ODL */ PAD_CFG_GPI_SCI_LOW(GPP_C6, NONE, DEEP, EDGE_SINGLE), /* C7 : LAN_WAKE_ODL */ PAD_CFG_GPI_SCI_LOW(GPP_C7, NONE, DEEP, EDGE_SINGLE), /* C10 : PCH_PCON_RST_ODL */ PAD_CFG_GPO(GPP_C10, 1, DEEP), /* C11 : PCH_PCON1_PDB_ODL */ PAD_CFG_GPO(GPP_C11, 1, DEEP), /* C12 : PCH_RX_TSUM_UART_TX */ PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1), /* C13 : PCH_RX_TSUM_UART_RX */ PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1), /* C15 : WLAN_OFF_L */ PAD_CFG_GPO(GPP_C15, 1, DEEP), /* C16 : PCH_I2C_RFU_SDA (NC) */ PAD_NC(GPP_C16, NONE), /* C17 : PCH_I2C_RFU_SCL (NC) */ PAD_NC(GPP_C17, NONE), /* C18 : PCH_I2C_USI_SDA */ PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1), /* C19 : PCH_I2C_USI_SDL */ PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1), /* D13 : SMBUS_ISP_SCALAR */ PAD_CFG_GPO(GPP_D13, 0, DEEP), /* D14 : EC_PCH_INT_L */ PAD_CFG_GPI_APIC(GPP_D14, NONE, PLTRST, LEVEL, INVERT), /* D15 : USI_RST_L */ PAD_CFG_GPO(GPP_D15, 1, DEEP), /* D16 TOUCH_INT */ PAD_CFG_GPI_IRQ_WAKE(GPP_D16, NONE, PLTRST, LEVEL, INVERT), /* E2 : Not connected */ PAD_NC(GPP_E2, NONE), /* E3 : TPU_RST_PIN40 */ PAD_CFG_GPO(GPP_E3, 1, DEEP), /* E7 : TPU_RST_PIN42 */ PAD_CFG_GPO(GPP_E7, 1, DEEP), /* E9 : PU 10K to PP3300_SOC_A */ PAD_NC(GPP_E9, NONE), /* E10 : USB_A1_OC_ODL */ PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1), /* E15 : PCH_TYPEC_UPFB */ PAD_CFG_GPI(GPP_E15, NONE, DEEP), /* E18 : DDI1_CLK */ PAD_CFG_NF(GPP_E18, NONE, DEEP, NF1), /* E19 : DDI1_DATA */ PAD_CFG_NF(GPP_E19, NONE, DEEP, NF1), /* F11 : EMMC_CMD */ PAD_CFG_NF(GPP_F11, NONE, DEEP, NF1), /* F12 : EMMC_DATA0 */ PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1), /* F13 : EMMC_DATA1 */ PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1), /* F14 : EMMC_DATA2 */ PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1), /* F15 : EMMC_DATA3 */ PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1), /* F16 : EMMC_DATA4 */ PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1), /* F17 : EMMC_DATA5 */ PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1), /* F18 : EMMC_DATA6 */ PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1), /* F19 : EMMC_DATA7 */ PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), /* F20 : EMMC_RCLK */ PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), /* F21 : EMMC_CLK */ PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), /* F22 : EMMC_RST_L */ PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1), /* H4: PCH_I2C_SCALER_SDA */ PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), /* H5: PCH_I2C_SCALER_SCL */ PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), /* H6 : PCH_I2C_TPU_SDA */ PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), /* H7 : PCH_I2C_TPU_SCL */ PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), /* H8 : NC */ PAD_NC(GPP_H8, NONE), /* H9 : NC */ PAD_NC(GPP_H9, NONE), /* H10 : NC */ PAD_NC(GPP_H10, NONE), /* H11 : NC */ PAD_NC(GPP_H11, NONE), /* H22 : PWM_PP3300_BIOZZER */ PAD_CFG_GPO(GPP_H22, 0, DEEP), }; const struct pad_config *override_gpio_table(size_t *num) { *num = ARRAY_SIZE(gpio_table); return gpio_table; } /* Early pad configuration in bootblock */ static const struct pad_config early_gpio_table[] = { /* B14 : GPP_B14_STRAP */ PAD_NC(GPP_B14, NONE), /* B22 : GPP_B22_STRAP */ PAD_NC(GPP_B22, NONE), /* E19 : GPP_E19_STRAP */ PAD_NC(GPP_E19, NONE), /* E21 : GPP_E21_STRAP */ PAD_NC(GPP_E21, NONE), /* B15 : H1_SLAVE_SPI_CS_L */ PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1), /* B16 : H1_SLAVE_SPI_CLK */ PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1), /* B17 : H1_SLAVE_SPI_MISO_R */ PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1), /* B18 : H1_SLAVE_SPI_MOSI_R */ PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1), /* C8 : UART_PCH_RX_DEBUG_TX */ PAD_CFG_NF(GPP_C8, NONE, DEEP, NF1), /* C9 : UART_PCH_TX_DEBUG_RX */ PAD_CFG_NF(GPP_C9, NONE, DEEP, NF1), /* C14 : BT_DISABLE_L */ PAD_CFG_GPO(GPP_C14, 0, DEEP), /* PCH_WP_OD */ PAD_CFG_GPI(GPP_C20, NONE, DEEP), /* C21 : H1_PCH_INT_ODL */ PAD_CFG_GPI_APIC(GPP_C21, NONE, PLTRST, LEVEL, INVERT), /* C22 : EC_IN_RW_OD */ PAD_CFG_GPI(GPP_C22, NONE, DEEP), /* C23 : WLAN_PE_RST# */ PAD_CFG_GPO(GPP_C23, 1, DEEP), /* E1 : M2_SSD_PEDET */ PAD_CFG_NF(GPP_E1, NONE, DEEP, NF1), /* E5 : SATA_DEVSLP1 */ PAD_CFG_NF(GPP_E5, NONE, PLTRST, NF1), }; const struct pad_config *variant_early_gpio_table(size_t *num) { *num = ARRAY_SIZE(early_gpio_table); return early_gpio_table; }