/* * This file is part of the coreboot project. * * Copyright (C) 2018 Tristan Corrick * * This program is free software: you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation, either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include #include #include #include #include #include #include #define SERIAL_DEV PNP_DEV(0x2e, NCT6776_SP1) const struct southbridge_usb_port mainboard_usb_ports[] = { { 1, 0, 0 }, { 1, 0, 0 }, { 1, 0, 1 }, { 1, 0, 1 }, { 1, 0, 2 }, { 1, 0, 2 }, { 1, 0, 3 }, { 1, 0, 3 }, { 1, 0, 4 }, { 1, 0, 4 }, { 1, 0, 5 }, { 1, 0, 5 }, { 1, 0, 6 }, { 1, 0, 6 }, }; void pch_enable_lpc(void) { pci_or_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN | LPT_LPC_EN | COMA_LPC_EN); } void mainboard_rcba_config(void) { } void mainboard_early_init(int s3resume) { } void mainboard_config_superio(void) { nuvoton_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE); } void mainboard_get_spd(spd_raw_data *spd, bool id_only) { read_spd(&spd[0], 0x50, id_only); read_spd(&spd[2], 0x52, id_only); }