## ## This file is part of the coreboot project. ## ## Copyright (C) 2007 AMD ## (Written by Yinghai Lu for AMD) ## Copyright (C) 2007 Rudolf Marek ## ## This program is free software; you can redistribute it and/or modify ## it under the terms of the GNU General Public License as published by ## the Free Software Foundation; either version 2 of the License, or ## (at your option) any later version. ## ## This program is distributed in the hope that it will be useful, ## but WITHOUT ANY WARRANTY; without even the implied warranty of ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the ## GNU General Public License for more details. ## ## You should have received a copy of the GNU General Public License ## along with this program; if not, write to the Free Software ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA ## if USE_FALLBACK_IMAGE default ROM_SECTION_SIZE = FALLBACK_SIZE default ROM_SECTION_OFFSET = ( ROM_SIZE - FALLBACK_SIZE ) else default ROM_SECTION_SIZE = ( ROM_SIZE - FALLBACK_SIZE ) default ROM_SECTION_OFFSET = 0 end default PAYLOAD_SIZE = ( ROM_SECTION_SIZE - ROM_IMAGE_SIZE ) default CONFIG_ROM_PAYLOAD_START = (0xffffffff - ROM_SIZE + ROM_SECTION_OFFSET + 1) default CONFIG_ROM_PAYLOAD = 1 default _ROMBASE = (CONFIG_ROM_PAYLOAD_START + PAYLOAD_SIZE) ##WARNING enable caching of whole ROM during CAR default XIP_ROM_SIZE = ROM_SIZE default XIP_ROM_BASE = 0xffffffff + 1 - XIP_ROM_SIZE arch i386 end driver mainboard.o if HAVE_ACPI_TABLES object acpi_tables.o object fadt.o makerule dsdt.c depends "$(MAINBOARD)/dsdt.asl" action "iasl -p $(PWD)/dsdt -tc $(MAINBOARD)/dsdt.asl" action "mv dsdt.hex dsdt.c" end object ./dsdt.o end if HAVE_MP_TABLE object mptable.o end if HAVE_PIRQ_TABLE object irq_tables.o end # object reset.o if USE_DCACHE_RAM if CONFIG_USE_INIT makerule ./cache_as_ram_auto.o depends "$(MAINBOARD)/cache_as_ram_auto.c option_table.h" action "$(CC) $(DISTRO_CFLAGS) -I$(TOP)/src -I. $(CPPFLAGS) $(MAINBOARD)/cache_as_ram_auto.c -Os -nostdinc -nostdlib -fno-builtin -Wall -c -o $@" end else makerule ./cache_as_ram_auto.inc depends "$(MAINBOARD)/cache_as_ram_auto.c option_table.h" action "$(CC) $(DISTRO_CFLAGS) -I$(TOP)/src -I. $(CPPFLAGS) $(MAINBOARD)/cache_as_ram_auto.c -Os -nostdinc -nostdlib -fno-builtin -Wall -c -S -o $@" action "perl -e 's/.rodata/.rom.data/g' -pi $@" action "perl -e 's/.text/.section .rom.text/g' -pi $@" end end end if USE_FALLBACK_IMAGE mainboardinit cpu/x86/16bit/entry16.inc ldscript /cpu/x86/16bit/entry16.lds mainboardinit southbridge/via/k8t890/romstrap.inc ldscript /southbridge/via/k8t890/romstrap.lds end mainboardinit cpu/x86/32bit/entry32.inc if USE_DCACHE_RAM if CONFIG_USE_INIT ldscript /cpu/x86/32bit/entry32.lds end if CONFIG_USE_INIT ldscript /cpu/amd/car/cache_as_ram.lds end end if USE_FALLBACK_IMAGE mainboardinit cpu/x86/16bit/reset16.inc ldscript /cpu/x86/16bit/reset16.lds else mainboardinit cpu/x86/32bit/reset32.inc ldscript /cpu/x86/32bit/reset32.lds end if USE_DCACHE_RAM mainboardinit cpu/amd/car/cache_as_ram.inc end if USE_FALLBACK_IMAGE if USE_DCACHE_RAM ldscript /arch/i386/lib/failover.lds end end if USE_DCACHE_RAM if CONFIG_USE_INIT initobject cache_as_ram_auto.o else mainboardinit ./cache_as_ram_auto.inc end end if CONFIG_CHIP_NAME config chip.h end chip northbridge/amd/amdk8/root_complex # Root complex device apic_cluster 0 on # APIC cluster chip cpu/amd/socket_AM2 # CPU device apic 0 on end # APIC end end device pci_domain 0 on # PCI domain chip northbridge/amd/amdk8 # mc0 device pci 18.0 on # Northbridge # Devices on link 0, link 0 == LDT 0 chip southbridge/via/vt8237r # Southbridge register "ide0_enable" = "1" # Enable IDE channel 0 register "ide1_enable" = "1" # Enable IDE channel 1 register "ide0_80pin_cable" = "1" # 80pin cable on IDE channel 0 register "ide1_80pin_cable" = "1" # 80pin cable on IDE channel 1 register "fn_ctrl_lo" = "0xc0" # Enable SB functions register "fn_ctrl_hi" = "0x1d" # Enable SB functions device pci 0.0 on end # HT device pci f.1 on end # IDE device pci 11.0 on # LPC chip drivers/generic/generic # DIMM 0-0-0 device i2c 50 on end end chip drivers/generic/generic # DIMM 0-0-1 device i2c 51 on end end chip drivers/generic/generic # DIMM 0-1-0 device i2c 52 on end end chip drivers/generic/generic # DIMM 0-1-1 device i2c 53 on end end chip superio/ite/it8712f # Super I/O device pnp 2e.0 on # Floppy io 0x60 = 0x3f0 irq 0x70 = 6 drq 0x74 = 2 end device pnp 2e.1 on # Com1 io 0x60 = 0x3f8 irq 0x70 = 4 end device pnp 2e.2 off # Com2 io 0x60 = 0x2f8 irq 0x70 = 3 end device pnp 2e.3 on # Parallel port io 0x60 = 0x378 irq 0x70 = 7 end device pnp 2e.4 on # Environment controller io 0x60 = 0x290 io 0x62 = 0x230 irq 0x70 = 0x00 end device pnp 2e.5 off end # PS/2 keyboard device pnp 2e.6 off end # PS/2 mouse device pnp 2e.7 off end # GPIO config device pnp 2e.8 off end # Midi port device pnp 2e.9 off end # Game port device pnp 2e.a off end # IR end end device pci 12.0 on end # VIA LAN device pci 13.0 on end # br device pci 13.1 on end # br2 need to have it here to discover it end chip southbridge/via/k8t890 # "Southbridge" K8M890 end end device pci 18.1 on end device pci 18.2 on end device pci 18.3 on end end end end