# SPDX-License-Identifier: GPL-2.0-only # TODO: Update for birman chip soc/amd/phoenix register "common_config.espi_config" = "{ .std_io_decode_bitmap = ESPI_DECODE_IO_0x80_EN | ESPI_DECODE_IO_0X2E_0X2F_EN | ESPI_DECODE_IO_0X60_0X64_EN, .generic_io_range[0] = { .base = 0x3f8, .size = 8, }, .generic_io_range[1] = { .base = 0x600, .size = 256, }, .io_mode = ESPI_IO_MODE_QUAD, .op_freq_mhz = ESPI_OP_FREQ_16_MHZ, .crc_check_enable = 1, .alert_pin = ESPI_ALERT_PIN_PUSH_PULL, .periph_ch_en = 1, .vw_ch_en = 1, .oob_ch_en = 1, .flash_ch_en = 0, }" register "i2c_scl_reset" = "GPIO_I2C0_SCL | GPIO_I2C1_SCL | GPIO_I2C2_SCL | GPIO_I2C3_SCL" register "i2c[0].early_init" = "1" register "i2c[1].early_init" = "1" register "i2c[2].early_init" = "1" register "i2c[3].early_init" = "1" # I2C Pad Control RX Select Configuration register "i2c_pad[0].rx_level" = "I2C_PAD_RX_1_8V" register "i2c_pad[1].rx_level" = "I2C_PAD_RX_1_8V" register "i2c_pad[2].rx_level" = "I2C_PAD_RX_1_8V" register "i2c_pad[3].rx_level" = "I2C_PAD_RX_1_8V" register "s0ix_enable" = "true" register "pspp_policy" = "DXIO_PSPP_DISABLED" # TODO: reenable when PSPP works< device domain 0 on device ref iommu on end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "0" register "end_lane" = "7" register "aspm" = "ASPM_L1" register "clk_req" = "CLK_REQ0" # register "gpio_group" is currently not used device ref gpp_bridge_1_1 on end # MXM end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "8" register "end_lane" = "11" register "aspm" = "ASPM_L1" register "clk_req" = "CLK_REQ1" device ref gpp_bridge_1_2 on # NVMe SSD1 # Required so the NVMe gets placed into D3 when entering S0i3. chip drivers/pcie/rtd3/device register "name" = ""NVME"" device pci 00.0 on end end end end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "12" register "end_lane" = "12" register "aspm" = "ASPM_DISABLED" register "clk_req" = "CLK_REQ6" device ref gpp_bridge_1_3 on end # GBE end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "13" register "end_lane" = "13" register "aspm" = "ASPM_DISABLED" register "clk_req" = "CLK_REQ5" device ref gpp_bridge_2_1 on end # SD end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "14" register "end_lane" = "14" register "aspm" = "ASPM_DISABLED" register "clk_req" = "CLK_REQ4" device ref gpp_bridge_2_2 on end # WWAN end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "15" register "end_lane" = "15" register "aspm" = "ASPM_DISABLED" register "clk_req" = "CLK_REQ3" device ref gpp_bridge_2_3 on end # WIFI end chip vendorcode/amd/opensil/chip/mpio register "type" = "IFTYPE_PCIE" register "start_lane" = "16" register "end_lane" = "19" register "aspm" = "ASPM_DISABLED" register "clk_req" = "CLK_REQ2" device ref gpp_bridge_2_4 on # NVMe SSD0 # Required so the NVMe gets placed into D3 when entering S0i3. chip drivers/pcie/rtd3/device register "name" = ""NVME"" device pci 00.0 on end end end end device ref gpp_bridge_a on # Internal GPP Bridge 0 to Bus A device ref gfx on end # Internal GPU (GFX) device ref gfx_hda on end # Display HD Audio Controller (GFXAZ) device ref crypto on end # Crypto Coprocessor device ref xhci_0 on # USB 3.1 (USB0) chip drivers/usb/acpi device ref xhci_0_root_hub on chip drivers/usb/acpi device ref usb3_port2 on end end chip drivers/usb/acpi device ref usb3_port3 on end end chip drivers/usb/acpi device ref usb2_port2 on end end chip drivers/usb/acpi device ref usb2_port3 on end end chip drivers/usb/acpi device ref usb2_port4 on end end chip drivers/usb/acpi device ref usb2_port5 on end end chip drivers/usb/acpi device ref usb2_port6 on end end end end end device ref xhci_1 on # USB 3.1 (USB1) chip drivers/usb/acpi device ref xhci_1_root_hub on chip drivers/usb/acpi device ref usb3_port7 on end end chip drivers/usb/acpi device ref usb2_port7 on end end end end end device ref acp on end # Audio Processor (ACP) end device ref gpp_bridge_c on # Internal GPP Bridge 2 to Bus C device ref usb4_xhci_0 on chip drivers/usb/acpi device ref usb4_xhci_0_root_hub on chip drivers/usb/acpi device ref usb3_port0 on end end chip drivers/usb/acpi device ref usb2_port0 on end end end end end device ref usb4_xhci_1 on chip drivers/usb/acpi device ref usb4_xhci_1_root_hub on chip drivers/usb/acpi device ref usb3_port1 on end end chip drivers/usb/acpi device ref usb2_port1 on end end end end end end end device ref i2c_0 on end device ref i2c_1 on end device ref i2c_2 on end device ref i2c_3 on end device ref uart_0 on end # UART0 end