/* SPDX-License-Identifier: GPL-2.0-only */ #include #include #include #include #include /* * Values and header structure from: * BKDG for AMD Family 16h Models 30h-3Fh Processors * 52740 Rev 3.06 - March 18, 2016 */ #define F16H_MPB_MAX_SIZE 3458 #define F16H_MPB_DATA_OFFSET 32 /* * STRUCTURE OF A MICROCODE (UCODE) FILE FOR FAM16h * Microcode Patch Block * Microcode Header * Microcode "Blob" * ... * ... * (end of file) * * * MICROCODE HEADER (offset 0 bytes from start of file) * Total size = 32 bytes * [0:3] Date code (32 bits) * [4:7] Patch level (32 bits) * [8:9] Microcode patch data ID (16 bits) * [10:15] Reserved (48 bits) * [16:19] Chipset 1 device ID (32 bits) * [20:23] Chipset 2 device ID (32 bits) * [24:25] Processor Revisions ID (16 bits) * [26] Chipset 1 revision ID (8 bits) * [27] Chipset 2 revision ID (8 bits) * [28:31] Reserved (32 bits) * * MICROCODE BLOB (offset += 32) * Total size = m bytes * */ struct microcode { uint32_t date_code; uint32_t patch_id; uint16_t mc_patch_data_id; uint8_t reserved1[6]; uint32_t chipset1_dev_id; uint32_t chipset2_dev_id; uint16_t processor_rev_id; uint8_t chipset1_rev_id; uint8_t chipset2_rev_id; uint8_t reserved2[4]; uint8_t m_patch_data[F16H_MPB_MAX_SIZE-F16H_MPB_DATA_OFFSET]; }; static void apply_microcode_patch(const struct microcode *m) { uint32_t new_patch_id; msr_t msr; /* apply patch */ msr.hi = 0; msr.lo = (uint32_t)m; wrmsr(0xc0010020, msr); printk(BIOS_DEBUG, "microcode: patch id to apply = 0x%08x\n", m->patch_id); /* patch authentication */ msr = rdmsr(0x8b); new_patch_id = msr.lo; printk(BIOS_DEBUG, "microcode: updated to patch id = 0x%08x %s\n", new_patch_id, (new_patch_id == m->patch_id) ? "success" : "fail"); } static void amd_update_microcode(const void *ucode, size_t ucode_len, uint32_t equivalent_processor_rev_id) { const struct microcode *m; const uint8_t *c = ucode; m = (struct microcode *)c; if (m->processor_rev_id == equivalent_processor_rev_id) apply_microcode_patch(m); } void amd_update_microcode_from_cbfs(uint32_t equivalent_processor_rev_id) { const void *ucode; size_t ucode_len; if (equivalent_processor_rev_id == 0) { printk(BIOS_DEBUG, "microcode: rev id not found. " "Skipping microcode patch!\n"); return; } ucode = cbfs_boot_map_with_leak("cpu_microcode_blob.bin", CBFS_TYPE_MICROCODE, &ucode_len); if (!ucode) { printk(BIOS_DEBUG, "cpu_microcode_blob.bin not found. " "Skipping updates.\n"); return; } if (ucode_len > F16H_MPB_MAX_SIZE || ucode_len < F16H_MPB_DATA_OFFSET) { printk(BIOS_DEBUG, "microcode file invalid. Skipping " "updates.\n"); return; } amd_update_microcode(ucode, ucode_len, equivalent_processor_rev_id); }