From 21b71ce66b89f7bff7959027d971e9a7786bf219 Mon Sep 17 00:00:00 2001 From: Elyes HAOUAS Date: Sat, 16 Jun 2018 18:43:52 +0200 Subject: src/nb: Fix non-local header treated as local Change-Id: I8174d7b40008cfe4fba10fde4670682aac0ad078 Signed-off-by: Elyes HAOUAS Reviewed-on: https://review.coreboot.org/27131 Tested-by: build bot (Jenkins) Reviewed-by: Patrick Georgi --- src/northbridge/amd/lx/raminit.c | 2 +- src/northbridge/intel/gm45/gm45.h | 2 +- src/northbridge/intel/haswell/report_platform.c | 2 +- src/northbridge/intel/nehalem/raminit.c | 2 +- src/northbridge/intel/sandybridge/raminit_mrc.c | 2 +- src/northbridge/intel/sandybridge/report_platform.c | 2 +- src/northbridge/intel/sandybridge/romstage.c | 2 +- 7 files changed, 7 insertions(+), 7 deletions(-) (limited to 'src') diff --git a/src/northbridge/amd/lx/raminit.c b/src/northbridge/amd/lx/raminit.c index ab5c70f09f..5f83331861 100644 --- a/src/northbridge/amd/lx/raminit.c +++ b/src/northbridge/amd/lx/raminit.c @@ -19,7 +19,7 @@ #include #include #include -#include "southbridge/amd/cs5536/cs5536.h" +#include #include "raminit.h" #include "northbridge.h" diff --git a/src/northbridge/intel/gm45/gm45.h b/src/northbridge/intel/gm45/gm45.h index 56c6fea64b..5373e5e733 100644 --- a/src/northbridge/intel/gm45/gm45.h +++ b/src/northbridge/intel/gm45/gm45.h @@ -17,7 +17,7 @@ #ifndef __NORTHBRIDGE_INTEL_GM45_GM45_H__ #define __NORTHBRIDGE_INTEL_GM45_GM45_H__ -#include "southbridge/intel/i82801ix/i82801ix.h" +#include #ifndef __ACPI__ diff --git a/src/northbridge/intel/haswell/report_platform.c b/src/northbridge/intel/haswell/report_platform.c index aed125c8bc..5b738440f5 100644 --- a/src/northbridge/intel/haswell/report_platform.c +++ b/src/northbridge/intel/haswell/report_platform.c @@ -16,7 +16,7 @@ #include #include #include -#include "southbridge/intel/lynxpoint/pch.h" +#include #include #include #include "haswell.h" diff --git a/src/northbridge/intel/nehalem/raminit.c b/src/northbridge/intel/nehalem/raminit.c index bd2042e418..94d9af8855 100644 --- a/src/northbridge/intel/nehalem/raminit.c +++ b/src/northbridge/intel/nehalem/raminit.c @@ -56,7 +56,7 @@ typedef u32 device_t; #include "nehalem.h" -#include "southbridge/intel/ibexpeak/me.h" +#include #if REAL #include diff --git a/src/northbridge/intel/sandybridge/raminit_mrc.c b/src/northbridge/intel/sandybridge/raminit_mrc.c index 691452ca43..c7e6e1f79b 100644 --- a/src/northbridge/intel/sandybridge/raminit_mrc.c +++ b/src/northbridge/intel/sandybridge/raminit_mrc.c @@ -34,7 +34,7 @@ #include /* Management Engine is in the southbridge */ -#include "southbridge/intel/bd82x6x/me.h" +#include /* * MRC scrambler seed offsets should be reserved in diff --git a/src/northbridge/intel/sandybridge/report_platform.c b/src/northbridge/intel/sandybridge/report_platform.c index d137e8b63b..6dd760d3c9 100644 --- a/src/northbridge/intel/sandybridge/report_platform.c +++ b/src/northbridge/intel/sandybridge/report_platform.c @@ -16,7 +16,7 @@ #include #include #include -#include "southbridge/intel/bd82x6x/pch.h" +#include #include #include "sandybridge.h" diff --git a/src/northbridge/intel/sandybridge/romstage.c b/src/northbridge/intel/sandybridge/romstage.c index 61f5e4a50c..3bfefb9fc7 100644 --- a/src/northbridge/intel/sandybridge/romstage.c +++ b/src/northbridge/intel/sandybridge/romstage.c @@ -30,7 +30,7 @@ #include #include #include -#include "southbridge/intel/bd82x6x/pch.h" +#include #include static void early_pch_init(void) -- cgit v1.2.3