From 954f3882f1ea8512de9a5a6a38569c36bffae405 Mon Sep 17 00:00:00 2001 From: Martin Roth Date: Fri, 4 Apr 2014 13:23:41 -0600 Subject: Add the Bay Trail FSP include & srx directories MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit These are the .h and .c files from Intel that support interaction with the FSP. These have been modified from the FSP distribution only to strip trailing whitespace. Intel® Atom™ processor E3800 product family (formerly Bay Trail) "Intel® Firmware Support Package (Intel® FSP) provides key programming information for initializing Intel® silicon and can be easily integrated into a boot loader of the developer’s choice. It is easy to adopt, scalable to design, reduces time-to-market, and is economical to build." http://www.intel.com/fsp Change-Id: I0fa64dbaf640493cdb5e670e8d213a49d9e7dcfb Signed-off-by: Martin Roth Signed-off-by: Martin Roth Reviewed-on: http://review.coreboot.org/5456 Tested-by: build bot (Jenkins) Reviewed-by: Ronald G. Minnich --- src/vendorcode/intel/fsp/baytrail/include/fspvpd.h | 97 ++++++++++++++++++++++ 1 file changed, 97 insertions(+) create mode 100644 src/vendorcode/intel/fsp/baytrail/include/fspvpd.h (limited to 'src/vendorcode/intel/fsp/baytrail/include/fspvpd.h') diff --git a/src/vendorcode/intel/fsp/baytrail/include/fspvpd.h b/src/vendorcode/intel/fsp/baytrail/include/fspvpd.h new file mode 100644 index 0000000000..1b820a8eec --- /dev/null +++ b/src/vendorcode/intel/fsp/baytrail/include/fspvpd.h @@ -0,0 +1,97 @@ +/** + +Copyright (C) 2013, Intel Corporation + +Redistribution and use in source and binary forms, with or without modification, +are permitted provided that the following conditions are met: + +* Redistributions of source code must retain the above copyright notice, this + list of conditions and the following disclaimer. +* Redistributions in binary form must reproduce the above copyright notice, this + list of conditions and the following disclaimer in the documentation and/or + other materials provided with the distribution. +* Neither the name of Intel Corporation nor the names of its contributors may + be used to endorse or promote products derived from this software without + specific prior written permission. + + THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" + AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE + IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE + ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE + LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR + CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF + SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS + INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN + CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) + ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF + THE POSSIBILITY OF SUCH DAMAGE. + +**/ + +/** + +This file is auto-generated, please DO NOT modify. + +**/ + +#ifndef __VPDHEADER_H__ +#define __VPDHEADER_H__ + +#pragma pack(1) + +typedef struct _UPD_DATA_REGION { + UINT64 Signature; /* Offset 0x0000 */ + UINT32 RESERVED1; /* Offset 0x0008 */ + UINT8 Padding0[20]; /* Offset 0x000C */ + UINT16 PcdMrcInitTsegSize; /* Offset 0x0014 */ + UINT16 PcdMrcInitMmioSize; /* Offset 0x0016 */ + UINT8 PcdMrcInitSPDAddr1; /* Offset 0x0018 */ + UINT8 PcdMrcInitSPDAddr2; /* Offset 0x0019 */ + UINT8 PcdeMMCBootMode; /* Offset 0x001B */ + UINT8 PcdEnableSdio; /* Offset 0x001C */ + UINT8 PcdEnableSdcard; /* Offset 0x001D */ + UINT8 PcdEnableHsuart0; /* Offset 0x001E */ + UINT8 PcdEnableHsuart1; /* Offset 0x001F */ + UINT8 PcdEnableSpi; /* Offset 0x0020 */ + UINT8 PcdEnableLan; /* Offset 0x0021 */ + UINT8 PcdEnableSata; /* Offset 0x0023 */ + UINT8 PcdSataMode; /* Offset 0x002E */ + UINT8 PcdEnableAzalia; /* Offset 0x002F */ + UINT32 AzaliaConfigPtr; /* Offset 0x0030 */ + UINT8 PcdEnableXhci; /* Offset 0x0034 */ + UINT8 PcdEnableLpe; /* Offset 0x0029 */ + UINT8 PcdLpssSioEnablePciMode; /* Offset 0x002A */ + UINT8 PcdEnableDma0; /* Offset 0x002B */ + UINT8 PcdEnableDma1; /* Offset 0x002C */ + UINT8 PcdEnableI2C0; /* Offset 0x002D */ + UINT8 PcdEnableI2C1; /* Offset 0x002E */ + UINT8 PcdEnableI2C2; /* Offset 0x002F */ + UINT8 PcdEnableI2C3; /* Offset 0x0030 */ + UINT8 PcdEnableI2C4; /* Offset 0x0031 */ + UINT8 PcdEnableI2C5; /* Offset 0x0032 */ + UINT8 PcdEnableI2C6; /* Offset 0x0033 */ + UINT8 PcdEnablePwm0; /* Offset 0x0034 */ + UINT8 PcdEnablePwm1; /* Offset 0x0035 */ + UINT8 PcdEnableHsi; /* Offset 0x0036 */ + UINT8 PcdIgdDvmt50PreAlloc; /* Offset 0x0043 */ + UINT8 PcdApertureSize; /* Offset 0x0044 */ + UINT8 PcdGttSize; /* Offset 0x0045 */ + UINT8 ISPEnable; /* Offset 0x0046 */ + UINT16 PcdRegionTerminator; /* Offset 0x0047 */ +} UPD_DATA_REGION; + + +typedef struct _VPD_DATA_REGION { + UINT64 PcdVpdRegionSign; /* Offset 0x0000 */ + UINT32 PcdImageRevision; /* Offset 0x0008 */ + UINT32 PcdUpdRegionOffset; /* Offset 0x000C */ + UINT8 Padding0[16]; /* Offset 0x0010 */ + UINT32 RESERVED1; /* Offset 0x0020 */ + UINT8 PcdPlatformType; /* Offset 0x0024 */ + UINT8 PcdEnableSecureBoot; /* Offset 0x0025 */ + UINT8 PcdMemoryParameters[16]; /* Offset 0x0026 */ +} VPD_DATA_REGION; + +#pragma pack() + +#endif -- cgit v1.2.3