From cbda504eecc03f63313f054b83fc6b3c6988a9db Mon Sep 17 00:00:00 2001 From: Timothy Pearson Date: Sun, 2 Aug 2015 21:29:20 -0500 Subject: southbridge/amd/sr5650: Remove unnecessary register configuration Do not hardcode the CPU downstream non-posted request limit; the value of this register is CPU family specific and is set appropriately in the corresponding CPU driver code. Change-Id: I432b942f114243cba23c9a8d916cf6d07bc4740b Signed-off-by: Timothy Pearson Reviewed-on: http://review.coreboot.org/11935 Tested-by: build bot (Jenkins) Reviewed-by: Peter Stuge --- src/southbridge/amd/sr5650/early_setup.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) (limited to 'src/southbridge') diff --git a/src/southbridge/amd/sr5650/early_setup.c b/src/southbridge/amd/sr5650/early_setup.c index d91f3bdd90..ec555f81b2 100644 --- a/src/southbridge/amd/sr5650/early_setup.c +++ b/src/southbridge/amd/sr5650/early_setup.c @@ -1,6 +1,7 @@ /* * This file is part of the coreboot project. * + * Copyright (C) 2015 Timothy Pearson , Raptor Engineering * Copyright (C) 2010 Advanced Micro Devices, Inc. * * This program is free software; you can redistribute it and/or modify @@ -437,7 +438,6 @@ static void sr5650_por_htiu_index_init(device_t nb_dev) set_htiu_enable_bits(nb_dev, 0x1D, 0x1<<2, 0x1<<2); set_htiu_enable_bits(nb_dev, 0x1D, 0x1<<4, 0x1<<4); - set_nbcfg_enable_bits(cpu_f0, 0x68, 3 << 21, 0 << 21); axindxc_reg(0x10, 1 << 9, 1 << 9); set_pcie_enable_bits(nb_dev, 0x10 | 5 << 16, 1 << 9, 1 << 9); set_htiu_enable_bits(nb_dev, 0x06, 0x1<<26, 0x1<<26); -- cgit v1.2.3