summaryrefslogtreecommitdiff
path: root/util/riscv/spike-elf.ld
diff options
context:
space:
mode:
authorWonkyu Kim <wonkyu.kim@intel.com>2020-01-23 00:12:46 -0800
committerPatrick Georgi <pgeorgi@google.com>2020-01-28 18:37:03 +0000
commit46cef44dad8f796b9c5ac0ed3a684266b88cec62 (patch)
treeea68f2d5d03ab484fdb63e399819d4677dce48c7 /util/riscv/spike-elf.ld
parent9f2e3ad6280000b818c71ebd250430509a819553 (diff)
mb/intel/tglrvp: Enable DP ports for TGLRVP
TGLRVP uses DdiPort1Hpd and DdiPort1Ddc. So only enable them. BUG=none BRANCH=none TEST=Build and boot tigerlake rvp board and check FSP log or DP port pin mux from pinctl driver. Signed-off-by: Wonkyu Kim <wonkyu.kim@intel.com> Change-Id: Ief6376ba59c77340e272923958b6b5f0a1456d9b Reviewed-on: https://review.coreboot.org/c/coreboot/+/38529 Reviewed-by: Furquan Shaikh <furquan@google.com> Reviewed-by: Nick Vaccaro <nvaccaro@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'util/riscv/spike-elf.ld')
0 files changed, 0 insertions, 0 deletions