summaryrefslogtreecommitdiff
path: root/src/superio/fintek/f71805f
diff options
context:
space:
mode:
authorLijian Zhao <lijian.zhao@intel.com>2018-04-13 16:34:56 -0700
committerPatrick Georgi <pgeorgi@google.com>2018-04-19 07:51:38 +0000
commit9258021873001fa1568401cb3a103e9bb2dc2f9c (patch)
tree028dd8275c6086ac1319c961c771039f0787cb99 /src/superio/fintek/f71805f
parent6d5093d8e74eb91d7ce0d4ecb3ffc1e80eca5753 (diff)
soc/intel/cannonlake: Force LPC IO decode settings
Force PCH LPC generic IO ranges are identical between PCH LPC pci config space and DMI PCR registers. Reference documentation from 570374 chapter 2.4.1. Bug=77944335 TEST=Boot up in OS in meowth board, using iotools to read LPC pci config space offset 0x84~0x90 and compare with values read from DMI PCR private register offset 0x2730~0x273c are identical. Change-Id: I72a40360ba67f443f24468f10504d8cfd0b099ca Signed-off-by: Lijian Zhao <lijian.zhao@intel.com> Reviewed-on: https://review.coreboot.org/25668 Reviewed-by: Aaron Durbin <adurbin@chromium.org> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'src/superio/fintek/f71805f')
0 files changed, 0 insertions, 0 deletions