diff options
author | Jens Rottmann <JRottmann@LiPPERTembedded.de> | 2013-02-18 19:40:33 +0100 |
---|---|---|
committer | Peter Stuge <peter@stuge.se> | 2013-02-18 22:49:38 +0100 |
commit | fa8702cf2a30f32a2d9918548276e1b7b6ec0d2a (patch) | |
tree | 21e8af911a812a8ade5ef33261d7c5b80470e448 /src/southbridge/ti/pci7420/Makefile.inc | |
parent | 686dc0d66b2c83898d8a9ad845cf908c4b8294d2 (diff) |
Persimmon: adapt PCIe reset code copied from Inagua to actually match Persimmon
Comparing Persimmon and Inagua schematics and Coreboot code show the PCIe reset
code has been blindly copied even though it doesn't suit the Persimmon at all.
The Inagua can employ GPIOs 21, 25, 02 to manually reset devices on APU PCIe
lanes 0/1, 2, 3 respectively. (Appearently the motivation for this is to revive
buggy PCIe gen1 devices which got confused by PCIe gen2 signal training.)
However the Persimmon not only doesn't support this, it even needs these 3 pins
for the PCI interface! Instead it uses GPIO50 to reset devices on lanes 0-2 all
at once. Lane 3 is unconnected anyway.
This patch adapts the Persimmon mainboard code according to the DB-FT1 rev. D
schematics.
Change-Id: I05a657d9bf8cc59acc4f5174eb20375165c860c7
Signed-off-by: Jens Rottmann <JRottmann@LiPPERTembedded.de>
Reviewed-on: http://review.coreboot.org/2446
Tested-by: build bot (Jenkins)
Reviewed-by: Peter Stuge <peter@stuge.se>
Diffstat (limited to 'src/southbridge/ti/pci7420/Makefile.inc')
0 files changed, 0 insertions, 0 deletions