aboutsummaryrefslogtreecommitdiff
path: root/src/soc/rockchip/common/rk808.c
diff options
context:
space:
mode:
authorMichael Niewöhner <foss@mniewoehner.de>2021-10-05 21:42:57 +0200
committerFelix Held <felix-coreboot@felixheld.de>2021-10-13 13:51:24 +0000
commitf72c7b154dfbbe7bc456d30ee80a875e2cb1c656 (patch)
treeee016336e07cd2a1a2665cf861af6853449e401e /src/soc/rockchip/common/rk808.c
parent9cae17d028d4bd3b278fc89ada8e06287917e213 (diff)
soc/amd/cezanne,soc/intel/common: rework CPPC table generation
Make use of the newly introduced ACPI macros for CPPC table generation that currently exists of a bunch of confusing assignments of structs that only get partially filled. Test: dumped SSDT before and after do not differ. Change-Id: I844d191b1134b98e409240ede71e2751e51e2159 Signed-off-by: Michael Niewöhner <foss@mniewoehner.de> Reviewed-on: https://review.coreboot.org/c/coreboot/+/57888 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Nico Huber <nico.h@gmx.de> Reviewed-by: Lance Zhao Reviewed-by: Felix Held <felix-coreboot@felixheld.de>
Diffstat (limited to 'src/soc/rockchip/common/rk808.c')
0 files changed, 0 insertions, 0 deletions