summaryrefslogtreecommitdiff
path: root/src/mainboard/google/jecht/cmos.layout
diff options
context:
space:
mode:
authorFurquan Shaikh <furquan@chromium.org>2017-09-24 20:50:14 -0700
committerFurquan Shaikh <furquan@google.com>2017-09-26 02:20:48 +0000
commit8f08f5f5c71d7214b5bdd40f298177205e663a96 (patch)
tree61a697e1785003314769938a5c4174222f7f034f /src/mainboard/google/jecht/cmos.layout
parent3a182f7e31bbf76298f3fb08ce1238ed1e53c6ee (diff)
soraka: Ensure I2C5 frequency is less than 400kHz
Update I2C5 bus parameters to obtain clock frequency <400kHz. BUG=b:65062416 TEST=Verified using an oscilloscope that I2C5 bus frequency in factory is ~397kHz. Change-Id: I3d0b0388343d4c6c5e7eabf3e06799d059307517 Signed-off-by: Furquan Shaikh <furquan@chromium.org> Reviewed-on: https://review.coreboot.org/21669 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Duncan Laurie <dlaurie@chromium.org> Reviewed-by: Sumeet R Pawnikar <sumeet.r.pawnikar@intel.com> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Diffstat (limited to 'src/mainboard/google/jecht/cmos.layout')
0 files changed, 0 insertions, 0 deletions