summaryrefslogtreecommitdiff
path: root/src/include/spd_bin.h
diff options
context:
space:
mode:
authorJoey Peng <joey.peng@lcfc.corp-partner.google.com>2022-01-18 15:30:32 +0800
committerFelix Held <felix-coreboot@felixheld.de>2022-01-25 18:04:45 +0000
commit0251ecdd62e9ee8a1061f29e8fc307a4109505da (patch)
treef6019ebb72abe3760d36dedefa801de55b23a0a7 /src/include/spd_bin.h
parent52ac424b9cd2fa7ea7c3e4de90c847b22c1aee4b (diff)
mb/google/brya/var/taniks: Run time probe for NVMe SSD and MMC
Taniks will use two PCIE port signals with one slot, one CLK and one CLKREQ at next build. In order to accommodate this, probe statements are added to the devicetree. This only affects NVME SSD and EMMC. BUG=b:215040000 TEST=Build FSP with debug output enabled, and observe the correct root ports being initialized depending on the FW_CONFIG values for BOOT_EMMC and BOOT_NVME. Cq-Depend:chromium:3397561 Signed-off-by: Joey Peng <joey.peng@lcfc.corp-partner.google.com> Change-Id: I2ead505088f19fd3bf9768b541838395c82ef051 Reviewed-on: https://review.coreboot.org/c/coreboot/+/61170 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org> Reviewed-by: Paul Menzel <paulepanter@mailbox.org>
Diffstat (limited to 'src/include/spd_bin.h')
0 files changed, 0 insertions, 0 deletions