summaryrefslogtreecommitdiff
path: root/MAINTAINERS
diff options
context:
space:
mode:
authorWonkyu Kim <wonkyu.kim@intel.com>2022-10-10 23:01:38 -0700
committerFelix Held <felix-coreboot@felixheld.de>2022-10-12 23:51:09 +0000
commit60d9b891f606523d82ca8d9432051b159d28342a (patch)
tree325dd40a7df8a98c2208c2896cca35977a735d4c /MAINTAINERS
parent6ae4d2e0a6a3cb8a1420cade9367393d121f0008 (diff)
soc/intel: Kconfig: Correct UART source clock value in comment
Correct UART source clock value in comment from 120 MHz to 100 MHz. BUG=b:249530903 Signed-off-by: Wonkyu Kim <wonkyu.kim@intel.com> Change-Id: Ifc17357051ae0b3bc663da467b4fc809a46024d4 Reviewed-on: https://review.coreboot.org/c/coreboot/+/68286 Reviewed-by: Paul Menzel <paulepanter@mailbox.org> Reviewed-by: Subrata Banik <subratabanik@google.com> Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com> Reviewed-by: Kapil Porwal <kapilporwal@google.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Diffstat (limited to 'MAINTAINERS')
0 files changed, 0 insertions, 0 deletions